Patents by Inventor Sug-Woo Jung

Sug-Woo Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7214620
    Abstract: A method of forming a silicide film can include forming a first metal film on a silicon substrate and forming a second metal film on the first metal film at a temperature sufficient to react a first portion of the first metal film in contact with the silicon substrate to form a metal-silicide film. The second metal film and a second portion of the first metal film can be removed so that a thin metal-silicide film remains on the silicon substrate. Then, a metal wiring film can be formed on the thin metal-silicide film and the metal wiring film can be etched.
    Type: Grant
    Filed: October 27, 2004
    Date of Patent: May 8, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-su Kim, Gil-heyun Choi, Jong-ho Yun, Sug-woo Jung, Eun-ji Jung, Sang-bom Kang, Woong-hee Sohn
  • Publication number: 20060281305
    Abstract: Methods of forming a metal salicide layer can include forming a metal layer on a substrate and forming a metal silicide layer on the metal layer using a first thermal process at a first temperature. Then a second process is performed, in-situ with the first thermal process, on the metal layer at a second temperature that is less than the first temperature.
    Type: Application
    Filed: June 13, 2006
    Publication date: December 14, 2006
    Inventors: Sug-woo Jung, Gil-heyun Choi, Byung-hee Kim, Jong-ho Yun, Hyun-su Kim, Eun-ji Jung
  • Publication number: 20060246709
    Abstract: A method of forming a semiconductor device may include forming an interlayer insulating layer on a semiconductor substrate, and the interlayer insulating layer may have a contact hole therein exposing a portion of the semiconductor substrate. A single crystal semiconductor plug may be formed in the contact hole and on portions of the interlayer insulating layer adjacent the contact hole opposite the semiconductor substrate, and portions of the interlayer insulating layer opposite the semiconductor substrate may be free of the single crystal semiconductor plug. Portions of the single crystal semiconductor plug in the contact hole may be removed while maintaining portions of the single crystal semiconductor plug on portions of the interlayer insulating layer adjacent the contact hole as a single crystal semiconductor contact pattern.
    Type: Application
    Filed: April 5, 2006
    Publication date: November 2, 2006
    Inventors: Hyun-Su Kim, Gil-Heyun Choi, Jong-Ho Yun, Sug-Woo Jung, Eun-Ji Jung
  • Publication number: 20060234487
    Abstract: There is provided a method of forming a semiconductor device having stacked transistors. When forming a contact hole for connecting the stacked transistors to each other, ohmic layers on the bottom and the sidewall of the common contact hole are separately formed. As a result, the respective ohmic layers are optimally formed to meet requirements or conditions. Accordingly, the contact resistance of the common contact may be minimized so that it is possible to enhance the speed of the semiconductor device.
    Type: Application
    Filed: April 4, 2006
    Publication date: October 19, 2006
    Inventors: Hyun-Su Kim, Gil-Heyun Choi, Jong-Ho Yun, Sug-Woo Jung, Eun-Ji Jung
  • Publication number: 20060223296
    Abstract: A semiconductor device having a self-aligned silicide layer and a method thereof are provided. The device includes a device isolation layer formed on the substrate to define an active region and a gate pattern crossing over the active region. A spacer insulating layer is formed on both sidewalls of the gate pattern. First and second salicide layers are formed on an upper portion of the gate pattern, and the first salicide layer is formed on the active region between the spacer insulating layer and the device isolation layer. The first and the second salicide layers on the gate pattern are alternately formed to be connected with each other. The first salicide layer is agglomeratedly formed on a narrow gate pattern, and the second salicide layer is formed within interrupted portions of the first salicide layer, thereby forming a patched salicide layer.
    Type: Application
    Filed: July 13, 2005
    Publication date: October 5, 2006
    Inventors: Min-Chul Sun, Ja-Hum Ku, Sug-Woo Jung, Sung-Kee Han, Min-Joo Kim, Kwan-Jong Roh
  • Publication number: 20060197117
    Abstract: A stacked semiconductor device comprises a lower transistor formed on a semiconductor substrate, a lower interlevel insulation film formed on the semiconductor substrate over the lower transistor, an upper transistor formed on the lower interlayer insulation film over the lower transistor, and an upper interlevel insulation film formed on the lower interlevel insulation film over the upper transistor. The stacked semiconductor device further comprises a contact plug connected between a drain or source region of the lower transistor and a source or drain region of the upper transistor, and an extension layer connected to a lateral face of the source or drain region of the upper transistor to enlarge an area of contact between the source or drain region of the upper transistor and a side of the contact plug.
    Type: Application
    Filed: March 7, 2006
    Publication date: September 7, 2006
    Inventors: Hyun-Su Kim, Gil-Heyun Choi, Jong-Ho Yun, Sug-Woo Jung, Eun-Ji Jung
  • Publication number: 20060199343
    Abstract: A method of fabricating a MOS transistor having a fully silicided metal gate electrode is provided. The method includes forming a gate sacrificial pattern and protrusion regions on the gate pattern and active regions of a semiconductor substrate. The gate sacrificial pattern and the protrusion regions then undergo a silicidation process. A reduced gate pattern is formed by disposing an interlayer-insulating layer on semiconductor substrate having the silicided gate sacrificial pattern and silicided protrusion regions, and planarizing the interlayer-insulating layer. The fully silicided metal gate electrode is then formed by siliciding the reduced gate pattern.
    Type: Application
    Filed: February 1, 2006
    Publication date: September 7, 2006
    Inventors: Sug-Woo Jung, Gil-Heyun Choi, Jong-Ho Yun, Hyun-Su Kim, Eun-Ji Jung
  • Patent number: 7084061
    Abstract: Methods of fabricating a semiconductor device having a MOS transistor with a strained channel are provided. The method includes forming a MOS transistor at a portion of a semiconductor substrate. The MOS transistor is formed to have source/drain regions spaced apart from each other and a gate electrode located over a channel region between the source/drain regions. A stress layer is formed on the semiconductor substrate having the MOS transistor. The stress layer is then annealed to convert a physical stress of the stress layer into a tensile stress or increase a tensile stress of the stress layer.
    Type: Grant
    Filed: March 12, 2004
    Date of Patent: August 1, 2006
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Min-Chul Sun, Ja-Hum Ku, Sug-Woo Jung, Sun-Pil Youn, Min-Joo Kim, Kwan-Jong Roh
  • Publication number: 20060160361
    Abstract: A method of forming a silicide layer includes forming a metal layer on a substrate having a silicon region, the metal layer including nickel, annealing the substrate and the metal layer to form the silicide layer on the silicon region, the silicide layer including nickel, and cooling the substrate and the silicide layer at a temperature of about 100° C. to about 300° C. for at least one minute, the cooling occurring after the annealing.
    Type: Application
    Filed: December 15, 2005
    Publication date: July 20, 2006
    Inventors: Sug-Woo Jung, Gil-Heyun Choi, Jong-Ho Yun, Hyun-Su Kim, Eun-Ji Jung
  • Publication number: 20060079074
    Abstract: Methods of forming metal suicide layers in a semiconductor device are provided in which a first metal silicide layer may be formed on a substrate, where the first metal silicide layer comprises a plurality of fragments of a metal silicide that are separated by one or more gaps. A conductive material is selectively deposited into at least some of the gaps in the first metal silicide layer in order to electrically connect at least some of the plurality of fragments.
    Type: Application
    Filed: October 11, 2005
    Publication date: April 13, 2006
    Inventors: Sug-Woo Jung, Gil-Heyun Choi, Jong-Ho Yun, Hyun-su Kim, Eun-Ji Jung
  • Publication number: 20060063380
    Abstract: Methods of forming metal silicide layers include a convection-based annealing step to convert a metal layer into a metal silicide layer. These methods may include forming a silicon layer on a substrate and forming a metal layer (e.g., nickel layer) in direct contact with the silicon layer. A step is then performed to convert at least a portion of the metal layer into a metal silicide layer. This conversion step is includes exposing the metal layer to an inert heat transferring gas (e.g., argon, nitrogen) in a convection or conduction apparatus.
    Type: Application
    Filed: August 8, 2005
    Publication date: March 23, 2006
    Inventors: Sug-Woo Jung, Gil-Heyun Choi, Jong-Ho Yun, Kwan-Jong Roh, Eun-Ji Jung, Hyun-Su Kim
  • Publication number: 20060003534
    Abstract: A salicide process using a bi-metal layer and method of fabricating a semiconductor substrate using the same are disclosed herein. The salicide process includes forming a main metal layer on a semiconductor substrate containing silicon. A main metal alloy layer containing at least one species of alloy element is formed on the main metal layer. The semiconductor substrate having the main metal layer and the main metal alloy layer is annealed to form a main metal alloy silicide layer. According to an exemplary embodiment of the present invention, the main metal layer may be formed of a nickel (Ni) layer, and the main metal alloy layer may be formed of a nickel tantalum alloy layer. In this case, a nickel tantalum silicide layer having improved thermal stability and electrical characteristics are formed.
    Type: Application
    Filed: June 8, 2005
    Publication date: January 5, 2006
    Inventors: Kwan-Jong Roh, Min-Chul Sun, Ja-Hum Ku, Sug-Woo Jung, Min-Joo Kim, Sung-Kee Han
  • Publication number: 20050196945
    Abstract: A metal salicide layer is formed by sequentially depositing a physical vapor deposition (PVD) metal layer and a chemical vapor deposition (CVD) metal layer on a semiconductor device having an exposed silicon surface so as to form a double metal layer. The semiconductor device is annealed to react the double metal layer with the silicon surface. At least a portion of the double layer that has not reacted with the silicon surface is stripped. The semiconductor device is annealed after stripping at least the portion of the double metal layer.
    Type: Application
    Filed: January 27, 2005
    Publication date: September 8, 2005
    Inventors: Jong-ho Yun, Gil-heyun Choi, Seong-hwee Cheong, Sug-woo Jung, Hyun-su Kim, Woong-hee Sohn
  • Publication number: 20050106859
    Abstract: A method of forming a silicide film can include forming a first metal film on a silicon substrate and forming a second metal film on the first metal film at a temperature sufficient to react a first portion of the first metal film in contact with the silicon substrate to form a metal-silicide film. The second metal film and a second portion of the first metal film can be removed so that a thin metal-silicide film remains on the silicon substrate. Then, a metal wiring film can be formed on the thin metal-silicide film and the metal wiring film can be etched.
    Type: Application
    Filed: October 27, 2004
    Publication date: May 19, 2005
    Inventors: Hyun-su Kim, Gil-heyun Choi, Jong-ho Yun, Sug-woo Jung, Eun-ji Jung, Sang-bom Kang, Woong-hee Sohn
  • Publication number: 20040253791
    Abstract: Methods of fabricating a semiconductor device having a MOS transistor with a strained channel are provided. The method includes forming a MOS transistor at a portion of a semiconductor substrate. The MOS transistor is formed to have source/drain regions spaced apart from each other and a gate electrode located over a channel region between the source/drain regions. A stress layer is formed on the semiconductor substrate having the MOS transistor. The stress layer is then annealed to convert a physical stress of the stress layer into a tensile stress or increase a tensile stress of the stress layer.
    Type: Application
    Filed: March 12, 2004
    Publication date: December 16, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Min-Chul Sun, Ja-Hum Ku, Sug-Woo Jung, Sun-Pil Youn, Min-Joo Kim, Kwan-Jong Roh