Patents by Inventor Sun Ki Min

Sun Ki Min has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11942477
    Abstract: A semiconductor device including a gate separation region is provided. The semiconductor device includes an isolation region between active regions; interlayer insulating layers on the isolation region; gate line structures overlapping the active regions, disposed on the isolation region, and having end portions facing each other; and a gate separation region disposed on the isolation region, and disposed between the end portions of the gate line structures facing each other and between the interlayer insulating layers. The gate separation region comprises a gap fill layer and a buffer structure, the buffer structure includes a buffer liner disposed between the gap fill layer and the isolation region, between the end portions of the gate line structures facing each other and side surfaces of the gap fill layer, and between the interlayer insulating layers and the side surfaces of the gap fill layer.
    Type: Grant
    Filed: March 6, 2023
    Date of Patent: March 26, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sun Ki Min
  • Publication number: 20230369330
    Abstract: A semiconductor device includes a first active pattern extending in a first direction on a substrate, and a second active pattern extending in the first direction on the substrate, the second active pattern spaced apart from the first active pattern in a second direction. The device includes a field insulating film between the first active pattern and the second active pattern on the substrate, a first gate electrode intersecting the first active pattern on the substrate, a second gate electrode intersecting the second active pattern on the substrate, and a gate separation structure on the field insulating film. The gate separation structure separates the first gate electrode and the second gate electrode from each other, the gate separation structure includes a plurality of first sub-insulating films and at least one second sub-insulating film, and the at least one second sub-insulating film is between the first sub-insulating films.
    Type: Application
    Filed: February 7, 2023
    Publication date: November 16, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sun Ki MIN, Sang Hyun PARK
  • Publication number: 20230207561
    Abstract: A semiconductor device including a gate separation region is provided. The semiconductor device includes an isolation region between active regions; interlayer insulating layers on the isolation region; gate line structures overlapping the active regions, disposed on the isolation region, and having end portions facing each other; and a gate separation region disposed on the isolation region, and disposed between the end portions of the gate line structures facing each other and between the interlayer insulating layers. The gate separation region comprises a gap fill layer and a buffer structure, the buffer structure includes a buffer liner disposed between the gap fill layer and the isolation region, between the end portions of the gate line structures facing each other and side surfaces of the gap fill layer, and between the interlayer insulating layers and the side surfaces of the gap fill layer.
    Type: Application
    Filed: March 6, 2023
    Publication date: June 29, 2023
    Inventor: Sun Ki MIN
  • Publication number: 20230070925
    Abstract: A semiconductor device includes: a first active pattern extended in a first direction on a substrate; a second active pattern extended in the first direction and spaced apart from the first active pattern in a second direction on the substrate; a field insulating layer between the first active pattern and the second active pattern on the substrate; a first gate electrode on the first active pattern; a second gate electrode on the second active pattern; and a gate isolation structure separating the first gate electrode and the second gate electrode from each other on the field insulating layer, wherein a width of the gate isolation structure in the second direction varies in a downward direction from the upper isolation pattern.
    Type: Application
    Filed: March 29, 2022
    Publication date: March 9, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sun Ki MIN, Na Rae OH
  • Patent number: 11600617
    Abstract: A semiconductor device including a gate separation region is provided. The semiconductor device includes an isolation region between active regions; interlayer insulating layers on the isolation region; gate line structures overlapping the active regions, disposed on the isolation region, and having end portions facing each other; and a gate separation region disposed on the isolation region, and disposed between the end portions of the gate line structures facing each other and between the interlayer insulating layers. The gate separation region comprises a gap fill layer and a buffer structure, the buffer structure includes a buffer liner disposed between the gap fill layer and the isolation region, between the end portions of the gate line structures facing each other and side surfaces of the gap fill layer, and between the interlayer insulating layers and the side surfaces of the gap fill layer.
    Type: Grant
    Filed: November 24, 2020
    Date of Patent: March 7, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sun Ki Min
  • Publication number: 20220393030
    Abstract: Semiconductor devices and methods of forming the same are provided. The semiconductor devices may include a first fin-type pattern and a second fin-type pattern on a substrate, a first epitaxial pattern on the first fin-type pattern, a second epitaxial pattern on the second fin-type pattern, and a lower field insulating film on the substrate and extends on a sidewall of the first fin-type pattern and a sidewall of the second fin-type pattern, wherein the lower field insulating film includes a protrusion protruding in a third direction. The protrusion of the lower field insulating film may be between the first fin-type pattern and the second fin-type pattern, and a vertical level of a top surface of the protrusion of the lower field insulating film increases and then decreases with increasing distance from the sidewall of the first fin-type pattern.
    Type: Application
    Filed: February 9, 2022
    Publication date: December 8, 2022
    Inventors: Chae Ho NA, Sung Soo Kim, Sun Ki Min, Dong Hyun Roh
  • Publication number: 20220310811
    Abstract: A semiconductor includes a gate structure on a substrate and including a gate electrode, a source/drain pattern on a side surface of the gate electrode, a source/drain contact connected to the source/drain pattern, a first etching stop film structure on the source/drain contact and the gate structure, the first etching stop film structure including a first lower etching stop film and a silicon nitride film on the first lower etching stop film, and a first via plug inside the first etching stop film structure and connected to the source/drain contact, wherein the first lower etching stop film includes aluminum, and wherein an upper surface of the silicon nitride film is on a same plane as an upper surface of the first via plug.
    Type: Application
    Filed: November 24, 2021
    Publication date: September 29, 2022
    Inventor: Sun Ki Min
  • Publication number: 20220223526
    Abstract: A semiconductor device comprises a gate structure including a gate electrode, on a substrate, a source/drain pattern disposed on a side surface of the gate electrode, on the substrate, a first interlayer insulating layer on the gate structure, a first via plug disposed in the first interlayer insulating layer and connected to the source/drain pattern, an etch stop structure layer including first to third etch stop layers sequentially stacked, on the first interlayer insulating layer, such that the second etch stop layer is between the first etch stop layer and the third etch stop layer, a second interlayer insulating layer contacting the etch stop structure layer, on the etch stop structure layer, such that the etch stop structure layer is between the first interlayer insulating layer and the second interlayer insulating layer, and a wire line disposed in the second interlayer insulating layer and contacting the first via plug.
    Type: Application
    Filed: September 29, 2021
    Publication date: July 14, 2022
    Inventor: Sun Ki MIN
  • Publication number: 20220069092
    Abstract: A semiconductor device may include first and second fin-shaped patterns on a substrate, that extend in a first direction, and are spaced apart from each other in a second direction. A first epitaxial pattern may be on the first fin-shaped pattern, and a second epitaxial pattern may be on the second fin-shaped pattern. A field insulating layer may be on the substrate, and may cover a sidewall of the first fin-shaped pattern, a sidewall of the second fin-shaped pattern, a part of a sidewall of the first epitaxial pattern, and a part of a sidewall of the second epitaxial pattern. The top surface of the field insulating layer may be higher than the bottom surface of the first epitaxial pattern and the bottom surface of the second epitaxial pattern.
    Type: Application
    Filed: March 30, 2021
    Publication date: March 3, 2022
    Inventors: Sun Ki Min, Chae Ho Na, Sang Koo Kang, Ik Soo Kim, Dong Hyun Roh
  • Patent number: 11004732
    Abstract: A method of manufacturing a semiconductor device includes forming first and second pattern structures on first and second regions of a substrate, respectively; forming a preparatory first interlayer insulating layer covering the first pattern structure on the first region; forming a preparatory second interlayer insulating layer covering the second pattern structure on the second region, the preparatory second interlayer insulating layer including first colloid; and converting the preparatory first and second interlayer insulating layers into first and second interlayer insulating layers, respectively, by annealing the preparatory first and second interlayer insulating layers.
    Type: Grant
    Filed: June 27, 2019
    Date of Patent: May 11, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sun-ki Min, Koung-min Ryu, Sung-soo Kim, Sang-koo Kang
  • Publication number: 20210104521
    Abstract: A semiconductor device including a gate separation region is provided. The semiconductor device includes an isolation region between active regions; interlayer insulating layers on the isolation region; gate line structures overlapping the active regions, disposed on the isolation region, and having end portions facing each other; and a gate separation region disposed on the isolation region, and disposed between the end portions of the gate line structures facing each other and between the interlayer insulating layers. The gate separation region comprises a gap fill layer and a buffer structure, the buffer structure includes a buffer liner disposed between the gap fill layer and the isolation region, between the end portions of the gate line structures facing each other and side surfaces of the gap fill layer, and between the interlayer insulating layers and the side surfaces of the gap fill layer.
    Type: Application
    Filed: November 24, 2020
    Publication date: April 8, 2021
    Inventor: Sun Ki MIN
  • Patent number: 10854601
    Abstract: A semiconductor device including a gate separation region is provided. The semiconductor device includes an isolation region between active regions; interlayer insulating layers on the isolation region; gate line structures overlapping the active regions, disposed on the isolation region, and having end portions facing each other; and a gate separation region disposed on the isolation region, and disposed between the end portions of the gate line structures facing each other and between the interlayer insulating layers. The gate separation region comprises a gap fill layer and a buffer structure, the buffer structure includes a buffer liner disposed between the gap fill layer and the isolation region, between the end portions of the gate line structures facing each other and side surfaces of the gap fill layer, and between the interlayer insulating layers and the side surfaces of the gap fill layer.
    Type: Grant
    Filed: November 19, 2018
    Date of Patent: December 1, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sun Ki Min
  • Patent number: 10818657
    Abstract: There is provided a semiconductor device capable of adjusting profiles of a gate electrode and a gate spacer using a hybrid interlayer insulating film. The semiconductor device includes a gate electrode on a substrate, a gate spacer being on a sidewall of the gate electrode and including an upper portion and a lower portion, a lower interlayer insulating film being on the substrate and overlapping with the lower portion of the gate spacer, and an upper interlayer insulating film being on the lower interlayer insulating film and overlapping with the upper portion of the gate spacer, wherein the lower interlayer insulating film is not interposed between the upper interlayer insulating film and the upper portion of the gate spacer.
    Type: Grant
    Filed: August 10, 2016
    Date of Patent: October 27, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sun-Ki Min, Koung-Min Ryu, Sang-Koo Kang
  • Patent number: 10483373
    Abstract: A semiconductor device including a first insulating interlayer on a substrate; a second insulating interlayer on the first insulating interlayer; a gate structure extending through the first insulating interlayer and the second insulating interlayer on the substrate, a lower portion of the gate structure having a first width, and an upper portion of the gate structure having a second width that is greater than the first width and that gradually increases from a bottom toward a top thereof; and a spacer structure on a sidewall of the gate structure, a width of an upper portion of the spacer structure being less than a width of a lower portion of the spacer structure.
    Type: Grant
    Filed: July 19, 2018
    Date of Patent: November 19, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sun-Ki Min
  • Publication number: 20190333914
    Abstract: A semiconductor device including a gate separation region is provided. The semiconductor device includes an isolation region between active regions; interlayer insulating layers on the isolation region; gate line structures overlapping the active regions, disposed on the isolation region, and having end portions facing each other; and a gate separation region disposed on the isolation region, and disposed between the end portions of the gate line structures facing each other and between the interlayer insulating layers. The gate separation region comprises a gap fill layer and a buffer structure, the buffer structure includes a buffer liner disposed between the gap fill layer and the isolation region, between the end portions of the gate line structures facing each other and side surfaces of the gap fill layer, and between the interlayer insulating layers and the side surfaces of the gap fill layer.
    Type: Application
    Filed: November 19, 2018
    Publication date: October 31, 2019
    Inventor: Sun Ki MIN
  • Publication number: 20190318961
    Abstract: A method of manufacturing a semiconductor device includes forming first and second pattern structures on first and second regions of a substrate, respectively, forming a preparatory first interlayer insulating layer covering the first pattern structure on the first region, forming a preparatory second interlayer insulating layer covering the second pattern structure on the second region, the preparatory second interlayer insulating layer including a first colloid, and converting the preparatory first and second interlayer insulating layers into first and second interlayer insulating layers, respectively, by annealing the preparatory first and second interlayer insulating layers.
    Type: Application
    Filed: June 27, 2019
    Publication date: October 17, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sun-ki Min, Koung-min Ryu, Sung-soo Kim, Sang-koo Kang
  • Patent number: 10381265
    Abstract: A method of manufacturing a semiconductor device includes forming first and second pattern structures on first and second regions of a substrate, respectively, forming a preparatory first interlayer insulating layer covering the first pattern structure on the first region, forming a preparatory second interlayer insulating layer covering the second pattern structure on the second region, the preparatory second interlayer insulating layer including a first colloid, and converting the preparatory first and second interlayer insulating layers into first and second interlayer insulating layers, respectively, by annealing the preparatory first and second interlayer insulating layers.
    Type: Grant
    Filed: May 8, 2017
    Date of Patent: August 13, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sun-ki Min, Koung-min Ryu, Sung-soo Kim, Sang-koo Kang
  • Patent number: 10256318
    Abstract: A method of manufacturing a semiconductor device includes forming dummy gate structures including a dummy gate insulating layer and dummy gate electrodes, on a first region of a semiconductor substrate, the first region including a patterning region, forming spacers on two side walls of each of the dummy gate structures, forming an interlayer insulating layer on the semiconductor substrate and the dummy gate structures, forming a protective insulating layer on a second region of the semiconductor substrate, the second region including a non-patterning region, forming a liner layer on the protective insulating layer, planarizing the interlayer insulating layer by using the liner layer as an etching mask to expose top surfaces of the dummy gate structures, forming openings by removing the dummy gate structures to expose the semiconductor substrate between the spacers, and forming gate structures including a gate insulating layer and metal gate electrodes, in the openings.
    Type: Grant
    Filed: January 12, 2017
    Date of Patent: April 9, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-ho Jeon, Dae-hyun Jang, Seung-seok Ha, Young-ju Park, Sun-ki Min
  • Publication number: 20190053640
    Abstract: The present invention is directed to a showcase which can display two-dimensional recoding, such as a photo or moving image, and three-dimensional recording, such as figures kept in the showcase, in harmony and a method of driving the same and that includes: a lower plate having a square plate form and having a control board disposed therein; a transparent display panel configured to stand up at the front over the lower plate; a pair of transparent members configured to stand up on two facing sides over the lower plate; a back cover configured to be open or shut at the back over the lower plate; and an upper plate configured to face the lower plate, to cover an internal space confined by the transparent display panel, the pair of transparent members and the back cover and to have a lighting device electrically connected to the control board.
    Type: Application
    Filed: August 21, 2017
    Publication date: February 21, 2019
    Applicant: Migang Display Co., Ltd
    Inventor: Sun Ki MIN
  • Publication number: 20190051730
    Abstract: A semiconductor device including a first insulating interlayer on a substrate; a second insulating interlayer on the first insulating interlayer; a gate structure extending through the first insulating interlayer and the second insulating interlayer on the substrate, a lower portion of the gate structure having a first width, and an upper portion of the gate structure having a second width that is greater than the first width and that gradually increases from a bottom toward a top thereof; and a spacer structure on a sidewall of the gate structure, a width of an upper portion of the spacer structure being less than a width of a lower portion of the spacer structure.
    Type: Application
    Filed: July 19, 2018
    Publication date: February 14, 2019
    Inventor: Sun-Ki MIN