Patents by Inventor Sung Hyun Jo

Sung Hyun Jo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9559299
    Abstract: A solid state memory comprises a top electrode, a bottom electrode and an insulating switching medium that is disposed at a thickness based on a predetermined function. The insulating switching medium generates a conduction path in response to an electric signal applied to the device. The thickness of the insulating switching medium is a function of a filament width of the conduction path and operates to prevent rupture of a semi-stable region. The semi-stable region maintains filament structure over time and does not degrade into retention failure. The solid state memory can comprise one or more conducting layers that can operate to control the conductance at an on-state of the memory and offer oxygen vacancies or metal ions to the switching medium. The function of the thickness of the insulating switching medium can vary depending upon the number of conduction layers disposed at the insulating switching medium.
    Type: Grant
    Filed: August 28, 2015
    Date of Patent: January 31, 2017
    Assignee: Crossbar, Inc.
    Inventor: Sung Hyun Jo
  • Patent number: 9543359
    Abstract: A switching device includes a substrate; a first electrode formed over the substrate; a second electrode formed over the first electrode; a switching medium disposed between the first and second electrode; and a nonlinear element disposed between the first and second electrodes and electrically coupled in series to the first electrode and the switching medium. The nonlinear element is configured to change from a first resistance state to a second resistance state on application of a voltage greater than a threshold.
    Type: Grant
    Filed: December 17, 2014
    Date of Patent: January 10, 2017
    Assignee: Crossbar, Inc.
    Inventors: Wei Lu, Sung Hyun Jo
  • Patent number: 9520557
    Abstract: The present application describes a crossbar memory array. The memory array includes a first array of parallel nanowires of a first material and a second array of parallel nanowires of a second material. The first and the second array are oriented at an angle with each other. The array further includes a plurality of nanostructures of non-crystalline silicon disposed between a nanowire of the first material and a nanowire of the second material at each intersection of the two arrays. The nanostructures form a resistive memory cell together with the nanowires of the first and second materials.
    Type: Grant
    Filed: September 17, 2015
    Date of Patent: December 13, 2016
    Assignee: The Regents of the University of Michigan
    Inventors: Wei Lu, Sung Hyun Jo, Kuk-Hwan Kim
  • Patent number: 9520561
    Abstract: Provision of fabrication, construction, and/or assembly of a memory device including a two-terminal memory portion is described herein. The two-terminal memory device fabrication can provide enhanced capabilities in connection with precisely tuning on-state current over a greater possible range.
    Type: Grant
    Filed: July 13, 2015
    Date of Patent: December 13, 2016
    Assignee: CROSSBAR, INC.
    Inventors: Kuk-Hwan Kim, Ping Lu, Chen-Chun Chen, Sung Hyun Jo
  • Patent number: 9508425
    Abstract: A non-volatile memory device structure. The non-volatile memory device structure comprises a first electrode formed from a first metal material, a resistive switching element overlying the first electrode. The resistive switching element comprises a metal oxide material characterized by one or more oxygen deficient sites. The device includes a second electrode overlying the resistive switching layer, the second electrode being formed from a second metal material. The second electrode is made from a noble metal. The one or more oxygen deficient sites are caused to migrate from one of the first electrode or the second electrode towards the other electrode upon a voltage applied to the first electrode or the second electrode. The device can have a continuous change in resistance upon applying a continuous voltage ramp, suitable for an analog device. Alternatively, the device can have a sharp change in resistance upon applying the continuous voltage ramp, suitable for a digital device.
    Type: Grant
    Filed: June 24, 2011
    Date of Patent: November 29, 2016
    Assignee: THE REGENTS OF THE UNIVERSITY OF MICHIGAN
    Inventors: Wei Lu, Sung Hyun Jo
  • Publication number: 20160343937
    Abstract: Providing for a resistive switching memory device is described herein. By way of example, the resistive switching memory device can comprise a bottom electrode, a conductive layer, a resistive switching layer, and a top electrode. Further, two or more layers can be selected to mitigate mechanical stress on the device. In various embodiments, the resistive switching layer and conductive layer can be formed of compatible metal nitride or metal oxide materials having different nitride/oxide concentrations and different electrical resistances. Further, similar materials can mitigate mechanical stress on the resistive switching layer and a conductive filament of the resistive switching memory device.
    Type: Application
    Filed: May 19, 2016
    Publication date: November 24, 2016
    Inventor: Sung Hyun Jo
  • Patent number: 9502102
    Abstract: Providing for a memory cell capable of forming a one time programmable, multi-level cell two-terminal memory cell or a rewritable, two terminal memory cell is described herein. In some embodiments, one time programmable, multi-level cell two-terminal memory cell can exhibit diode-like characteristics. In other embodiments, the memory cell can comprise a first electrode layer configured to generate ions in response to an electric field applied to the memory cell; a resistive ion migration layer at least in part permeable to migration of the ions within the resistive ion migration layer; a second electrode layer; and a substrate layer comprising a silicon wafer.
    Type: Grant
    Filed: July 25, 2014
    Date of Patent: November 22, 2016
    Assignee: CROSSBAR, INC.
    Inventors: Tanmay Kumar, Sung Hyun Jo
  • Patent number: 9460788
    Abstract: A non-volatile memory device is provided that uses one or more volatile elements. In some embodiments, the non-volatile memory device can include a resistive two-terminal selector that can be in a low resistive state or a high resistive state depending on the voltage being applied. A MOS (“metal-oxide-semiconductor”) transistor in addition to a capacitor or transistor acting as a capacitor can also be included. A first terminal of the capacitor can be connected to a voltage source, and the second terminal of the capacitor can be connected to the selector device. A floating gate of an NMOS transistor can be connected to the other side of the selector device, and a second NMOS transistor can be connected in series with the first NMOS transistor.
    Type: Grant
    Filed: May 20, 2015
    Date of Patent: October 4, 2016
    Assignee: Crossbar, Inc.
    Inventors: Hagop Nazarian, Sung Hyun Jo
  • Publication number: 20160268341
    Abstract: A high density non-volatile memory device is provided that uses one or more volatile elements. In some embodiments, the non-volatile memory device can include a resistive two-terminal selector that can be in a low resistive state or a high resistive state depending on the voltage being applied. A deep trench MOS (“metal-oxide-semiconductor”) transistor having a floating gate with small area relative to conventional devices can be provided, in addition to a capacitor or transistor acting as a capacitor. A first terminal of the capacitor can be connected to a voltage source, and the second terminal of the capacitor can be connected to the selector device. The small area floating gate of the deep trench transistor can be connected to the other side of the selector device, and a second transistor can be connected in series with the deep trench transistor.
    Type: Application
    Filed: July 9, 2015
    Publication date: September 15, 2016
    Inventors: Hagop Nazarian, Sung Hyun Jo, Harry Yue Gee
  • Patent number: 9437297
    Abstract: A method for programming a two terminal resistive memory device, the method includes applying a bias voltage to a first electrode of a resistive memory cell of the device; measuring a current flowing through the cell; and stopping the applying of the bias voltage if the measured current is equal to or greater than a predetermined value.
    Type: Grant
    Filed: July 15, 2014
    Date of Patent: September 6, 2016
    Assignee: Crossbar, Inc.
    Inventors: Hagop Nazarian, Sung Hyun Jo
  • Patent number: 9425237
    Abstract: Solid-state memory having a non-linear current-voltage (I-V) response is provided. By way of example, the solid-state memory can be a selector device. The selector device can be formed in series with a non-volatile memory device via a monolithic fabrication process. Further, the selector device can provide a substantially non-linear I-V response suitable to mitigate leakage current for the non-volatile memory device. In various disclosed embodiments, the series combination of the selector device and the non-volatile memory device can serve as one of a set of memory cells in a 1-transistor, many-resistor resistive memory cell array.
    Type: Grant
    Filed: December 31, 2014
    Date of Patent: August 23, 2016
    Assignee: Crossbar, Inc.
    Inventor: Sung Hyun Jo
  • Publication number: 20160233422
    Abstract: A method for forming a non-volatile memory device includes disposing a junction layer comprising a doped silicon-bearing material in electrical contact with a first conductive material, forming a switching layer comprising an undoped amorphous silicon-bearing material upon at least a portion of the junction layer, disposing a layer comprising a non-noble metal material upon at least a portion of the switching layer, disposing an active metal layer comprising a noble metal material upon at least a portion of the layer, and forming a second conductive material in electrical contact with the active metal layer.
    Type: Application
    Filed: April 20, 2016
    Publication date: August 11, 2016
    Inventors: Sung Hyun Jo, Kuk-Hwan Kim, Tanmay Kumar
  • Publication number: 20160225824
    Abstract: Providing for a two-terminal memory cell having intrinsic current limiting characteristic is described herein. By way of example, the two-terminal memory cell can comprise a particle donor layer having a moderate resistivity, comprised of unstable or partially unstable metal compounds. The metal compounds can be selected to release metal atoms in response to an external stimulus (e.g., an electric field, a voltage, a current, heat, etc.) into an electrically-resistive switching medium, which is at least in part permeable to drift or diffusion of the metal atoms. The metal atoms form a thin filament through the switching medium, switching the memory cell to a conductive state. The moderate resistivity of the particle donor layer in conjunction with the thin filament can result in an intrinsic resistance to current through the memory cell at voltages above a restriction voltage, protecting the memory cell from excessive current.
    Type: Application
    Filed: February 1, 2016
    Publication date: August 4, 2016
    Inventors: Sung Hyun Jo, Xianliang Liu, Xu Zhao, Zeying Ren, FNU Atiquzzaman, Joanna Bettinger, Fengchiao Joyce Lin
  • Patent number: 9406379
    Abstract: Providing for fabrication, construction, and/or assembly of a resistive random access memory (RRAM) cell is described herein. The RRAM cell can exhibit a non-linear current-voltage relationship. When arranged in a memory array architecture, these cells can significantly mitigate sneak path issues associated with conventional RRAM arrays.
    Type: Grant
    Filed: January 3, 2013
    Date of Patent: August 2, 2016
    Assignee: CROSSBAR, INC.
    Inventors: Sung Hyun Jo, Kuk-Hwan Kim
  • Patent number: 9401475
    Abstract: A method of depositing a silver layer includes forming a plurality of openings in a dielectric layer to expose a top surface of a structure comprising a resistive memory layer on top of a p-doped silicon-containing layer on top of a conductive structure, depositing a first metal layer comprising a tungsten layer overlying the top surface of the structure, wherein a first metal material of the first metal layer contacts a resistive memory material of the resistive memory layer and exposing the first metal layer in a bath comprising a solution of silver species having an alkaline pH for a predetermined time to form a silver metal layer from the silver species from the solution overlying the resistive memory material, wherein the silver species is reduced by the first metal material, and wherein the first metal material is solubilized while forming the silver metal layer.
    Type: Grant
    Filed: November 18, 2014
    Date of Patent: July 26, 2016
    Assignee: Crossbar, Inc.
    Inventors: Steven Patrick Maxwell, Sung-Hyun Jo, Scott Brad Herner
  • Patent number: 9397291
    Abstract: A two-terminal memory cell comprises a dual mode of operation in a unipolar mode and bipolar mode for a programming or On-state and for an erase or Off-state of the cell. The two-terminal memory cell is field programmable and can be flexibly designed or integrated into existing architecture. The two-terminal memory comprises a first electrode layer and a second electrode layer with a switching layer disposed between that has an electrical insulator material. A semiconductor layer is disposed between the switching layer and at least one of the first electrode or the second electrode. The switching layer generates a conductive path that is configured to be in a program state and an erase state, based on a bipolar mode and a unipolar mode.
    Type: Grant
    Filed: July 17, 2015
    Date of Patent: July 19, 2016
    Assignee: Crossbar, Inc.
    Inventor: Sung Hyun Jo
  • Patent number: 9385319
    Abstract: A resistive memory device includes a first metallic layer comprising a source of positive metallic ions, a switching media having an upper surface and a lower surface, wherein the upper surface is adjacent to the first metallic layer, wherein the switching media comprises conductive filaments comprising positive metallic ions from the source of positive metallic ions formed from the upper surface towards the lower surface, a semiconductor substrate, a second metallic layer disposed above the semiconductor substrate, a non-metallic conductive layer disposed above the second metallic layer, and an interface region between the non-metallic conductive layer and the switching media having a negative ionic charge.
    Type: Grant
    Filed: June 16, 2014
    Date of Patent: July 5, 2016
    Assignee: CROSSBAR, INC.
    Inventors: Hagop Nazarian, Sung Hyun Jo
  • Publication number: 20160190208
    Abstract: A circuit operable as a non-volatile memory cell, formed in part from a volatile selection device, is provided. The circuit can be fabricated utilizing Integrated Circuit (IC)-Foundry compatible processes to simplify manufacturing, reduce cost and improve yield. For instance, the circuit can comprise a set of transistors fabricated at least in part with front-end-of-line IC processes, and can comprise the volatile selection device and a set of interconnects fabricated at least in part with back-end-of-line IC processes. In further embodiments, the volatile selection device can be a two-terminal, volatile resistive-switching device connected at one end to a gate of an n-well transistor, and connected at a second end to a gate of a p-well transistor.
    Type: Application
    Filed: March 10, 2016
    Publication date: June 30, 2016
    Inventors: Hagop Nazarian, Sung Hyun Jo, Harry Yue Gee
  • Patent number: 9362499
    Abstract: A method of forming a non-volatile memory device. The method forms a vertical stack of first polysilicon material and a second polysilicon material layer isolated by a dielectric material. The polysilicon material layers and the dielectric material are subjected to a first pattern and etch process to form a first wordline associated with a first switching device and a second wordline associated with a second switching device from the first polysilicon material layer, and a third wordline associated with a third switching device and a fourth wordline associated with a fourth switching device from the second polysilicon material. A via opening is formed to separate the first wordline from the second wordline and to separate the third wordline from the fourth wordline. An amorphous silicon switching material is deposited conformably overlying the via opening. A metal material fills the via opening and connects to a common bitline.
    Type: Grant
    Filed: March 10, 2015
    Date of Patent: June 7, 2016
    Assignee: Crossbar, Inc.
    Inventors: Harry Gee, Sung Hyun Jo, Hagop Nazarian, Scott Brad Herner
  • Patent number: 9343668
    Abstract: Providing for two-terminal memory cell structures and fabrication that can be achieved with a relatively low temperature process(es) is described herein. By way of example, disclosed two-terminal memory cells can be formed at least in part as a continuous deposition, potentially yielding improved efficiency in manufacturing. Furthermore, various embodiments can be compatible with some existing complementary metal oxide semiconductor fabrication processes, reducing or avoiding retooling overhead that might be associated with modifying existing fabrication processes in favor of other two-terminal memory cell fabrication techniques.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: May 17, 2016
    Assignee: CROSSBAR, INC.
    Inventors: Steve Maxwell, Sundar Narayanan, Sung Hyun Jo, Tanmay Kumar