Patents by Inventor Sung-IL Cho

Sung-IL Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7749902
    Abstract: Provided is a method of manufacturing a semiconductor device using double patterning. The method includes: forming a first material layer pattern having recesses in a first direction on an object layer and a second material layer pattern formed on the first material layer pattern; selectively etching the second material layer pattern and the first material layer pattern in a direction perpendicular to the first direction to form an etching mask; and etching the object layer to form minute patterns.
    Type: Grant
    Filed: June 5, 2007
    Date of Patent: July 6, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-chul Kim, Sung-il Cho, Jae-seung Hwang, Jun Sen, Yong-hyun Kwon
  • Publication number: 20100156364
    Abstract: A low-dropout (LDO) voltage regulator that includes an error amplifier which compares a reference voltage with a feedback voltage of an output voltage and outputs an error signal based on the result of the comparison, the error amplifier being biased by an input voltage; a first MOS transistor having a gate electrically connected to the error signal, a source electrically connected to the input voltage and a drain electrically connected to the output voltage; a voltage divider which transmits a predetermined part of the output voltage to the error amplifier as feedback voltage; and a level limiter which limits a level of the output voltage from changing beyond and below an offset voltage when a level of a load current changes. In accordance with embodiments, A predetermined number of comparators and MOS transistor type-switches are provided to enhance the slew ratio of the regulated output voltage and to reduce standby electricity consumption.
    Type: Application
    Filed: December 10, 2009
    Publication date: June 24, 2010
    Inventors: Sung-Il Cho, Sung-Man (Chang woo) Pang (Ha)
  • Patent number: 7736970
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer, forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Grant
    Filed: October 9, 2007
    Date of Patent: June 15, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Patent number: 7728375
    Abstract: Example embodiments relate to a semiconductor memory device and a method of forming the semiconductor memory device. The semiconductor memory device may include a first interlayer insulating layer on a semiconductor substrate. A bit line may be arranged in a first direction on the first interlayer insulating layer. A bit line contact pad may be disposed in the first interlayer insulating layer and electrically connected to the bit line. A storage contact pad may be disposed in the first interlayer insulating layer. A top surface of the bit line contact pad may be lower than a top surface of the storage contact pad.
    Type: Grant
    Filed: July 21, 2008
    Date of Patent: June 1, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-Sub Shin, Cheol-Kyu Lee, Sung-il Cho, Young-Kyu Cho
  • Patent number: 7723191
    Abstract: A method of manufacturing a semiconductor device having buried gates may include forming a stacked structure of sequentially stacked first mask patterns and second mask patterns with equal widths to expose active regions and isolation regions of a semiconductor substrate. After forming reduced first mask patterns by decreasing the width only of the first mask patterns, trenches may be formed in the active regions and the isolation regions by etching the exposed portions of the semiconductor substrate using the second mask patterns as an etch mask. Then, gate insulating films may be formed on inner walls of the trenches in the active regions, and a conductive material may be buried into the trenches in the active regions and the isolation regions to form gates.
    Type: Grant
    Filed: December 13, 2007
    Date of Patent: May 25, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eun-young Kang, Jun Seo, Jae-seung Hwang, Sung-il Cho, Yong-hyun Kwon
  • Patent number: 7704828
    Abstract: A method of fabricating a semiconductor device is provided. The method includes forming a mold for forming a storage electrode, forming sacrificial spacers at side walls of openings in the mold, forming a conductive film for a storage electrode along the inside of the openings, removing the mold by a wet etching process, removing the sacrificial spacers by a dry etching process, and sequentially forming a dielectric film and an upper electrode on the storage electrode.
    Type: Grant
    Filed: April 27, 2007
    Date of Patent: April 27, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Min Oh, Jeong-Nam Han, Chang-Ki Hong, Kun-Tack Lee, Dae-Hyuk Kang, Sung-Il Cho
  • Publication number: 20100081286
    Abstract: A method of etching a carbon-containing layer, a method of forming a contact hole using the same, and a method of manufacturing a semiconductor device using the same, the method of etching a carbon-containing layer including forming a capping layer pattern on a carbon-containing layer to expose a portion of the carbon-containing layer, and plasma etching the exposed portion of the carbon-containing layer using an etching gas, wherein the etching gas includes oxygen gas and an inert gas, the inert gas being xenon gas or a gas mixture of xenon gas and argon gas.
    Type: Application
    Filed: September 16, 2009
    Publication date: April 1, 2010
    Inventors: Nam-Gun Kim, Sung-Il Cho, Yeong-Hun Han
  • Patent number: 7570774
    Abstract: A speaker having an improved sound-radiating function to both directions is provided. The speaker includes a magnetic circuit unit, a voice coil, and an auxiliary vibrating plate and a primary vibrating plate sequentially arranged from a forward direction. The voice coil vibrates toward a backward direction and a forward direction due to interaction with the magnetic circuit unit. The auxiliary vibrating plate is cone-shaped and has a damping function. The primary vibrating plate is also cone-shaped. Central necks of the primary vibrating plate and the auxiliary vibrating plate are fixed on the voice coil, respectively. The auxiliary vibrating plate is enlarged toward a forward direction and the primary vibrating plate is enlarged toward a backward direction.
    Type: Grant
    Filed: May 16, 2005
    Date of Patent: August 4, 2009
    Assignee: Estec Corporation
    Inventors: In-Chan Jeong, Sung-Il Cho
  • Publication number: 20090186471
    Abstract: A method of fabricating a semiconductor device for reducing a thermal burden on impurity regions of a peripheral circuit region includes preparing a substrate including a cell active region in a cell array region and peripheral active regions in a peripheral circuit region. A cell gate pattern and peripheral gate patterns may be formed on the cell active region and the peripheral active regions. First cell impurity regions may be formed in the cell active region. A first insulating layer and a sacrificial insulating layer may be formed to surround the cell gate pattern and the peripheral gate patterns. Cell conductive pads may be formed in the first insulating layer to electrically connect the first cell impurity regions. The sacrificial insulating layer may be removed adjacent to the peripheral gate patterns. First and second peripheral impurity regions may be sequentially formed in the peripheral active regions adjacent to the peripheral gate patterns.
    Type: Application
    Filed: January 20, 2009
    Publication date: July 23, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-Ho Jung, Makoto Yoshida, Jae-Rok Kahng, Chul Lee, Joon-Seok Moon, Cheol-Kyu Lee, Sung-Il Cho
  • Patent number: 7531449
    Abstract: A double pattern method of forming a plurality of contact holes in a material layer formed on a substrate is disclosed. The method forms a parallel plurality of first hard mask patterns separated by a first pitch in a first direction on the material layer, a self-aligned parallel plurality of second hard mask patterns interleaved with the first hard mask patterns and separated from the first hard mask patterns by a buffer layer to form composite mask patterns, and a plurality of upper mask patterns in a second direction intersecting the first direction to mask selected portions of the buffer layer in conjunction with the composite mask patterns. The method then etches non-selected portions of the buffer layer using the composite hard mask patterns and the upper mask patterns as an etch mask to form a plurality of hard mask holes exposing selected portions of the material layer, and then etches the selected portions of the material layer to form the plurality of contact holes.
    Type: Grant
    Filed: March 30, 2007
    Date of Patent: May 12, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-joon Park, Yong-hyun Kwon, Jun Seo, Sung-il Cho, Chang-jin Kang, Jae-kyu Ha
  • Publication number: 20090026515
    Abstract: Example embodiments relate to a semiconductor memory device and a method of forming the semiconductor memory device. The semiconductor memory device may include a first interlayer insulating layer on a semiconductor substrate. A bit line may be arranged in a first direction on the first interlayer insulating layer. A bit line contact pad may be disposed in the first interlayer insulating layer and electrically connected to the bit line. A storage contact pad may be disposed in the first interlayer insulating layer. A top surface of the bit line contact pad may be lower than a top surface of the storage contact pad.
    Type: Application
    Filed: July 21, 2008
    Publication date: January 29, 2009
    Inventors: Kyoung-Sub Shin, Cheol-Kyu Lee, Sung-il Cho, Young-Kyu Cho
  • Publication number: 20090022870
    Abstract: A method of manufacturing a gelatin shape collagen food, which contains a tendon structure therein, is provided. The method is comprised of: 1) boil tendons from a cow in water for 90 minutes, 2) quench the tendon with cold water at 15° C., 3) rip off meats from the tendons, 4) slice the tendons in a shape with a 5 mm thickness, 1 cm width and 10 cm length. At the same time 5) boil cow's pettitoe in water for one hour, 6) rip off skin of the cow pettitoe and remove fats by hand, 7) boil the cow's pettitoe again in water for 30 minutes to remove residual fat, 8) mix the sliced tendons and ripped off pettitoe in water in 1:1:4 volume ratios, add caramel drop, gelatin powders and apple cider, 9) boil down the mixtures prepared in the eighth step slowly for 1.5 hours, 10) put the mixture in a mold and quench as soon as possible, 11) dry out the gelatin structure by blowing air at room temperature for four hours, and 12) cut the gelatin structure into desired size.
    Type: Application
    Filed: July 20, 2007
    Publication date: January 22, 2009
    Inventors: In Bong Cho, Sung Il Cho, Jinny Aliya Cho, Sung In Cho
  • Patent number: 7439566
    Abstract: A semiconductor memory device may have a lower leakage current and/or higher reliability, e.g., a longer retention time and/or a shorter refresh time. The device may include a switching device and a capacitor. A source of the switching device may be connected to a first end of a metal-insulator transition film resistor, and at least one electrode of the capacitor may be connected to a second end of the metal-insulator transition film resistor. The metal-insulator transition film resistor may transition between an insulator and a conductor according to a voltage supplied to the first and second ends thereof.
    Type: Grant
    Filed: July 13, 2006
    Date of Patent: October 21, 2008
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jae-Woong Hyun, In-Kyeong Yoo, Yoon-Dong Park, Choong-Rae Cho, Sung-Il Cho
  • Patent number: 7417271
    Abstract: An electrode structure having at least two oxide layers that more reliably switch and operate without the use of additional devices and a non-volatile memory device having the same are provided. The electrode structure may include a lower electrode, a first oxide layer formed on the lower electrode, a second oxide layer formed on the first oxide layer and an upper electrode formed on the second oxide layer wherein at least one of the first and second oxide layers may be formed of a resistance-varying material. The first oxide layer may be formed of an oxide having a variable oxidation state.
    Type: Grant
    Filed: January 19, 2007
    Date of Patent: August 26, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Stefanovich Genrikh, Choong-rae Cho, In-kyeong Yoo, Eun-hong Lee, Sung-Il Cho, Chang-wook Moon
  • Publication number: 20080194108
    Abstract: Provided is a method of manufacturing a semiconductor device using double patterning. The method includes: forming a first material layer pattern having recesses in a first direction on an object layer and a second material layer pattern formed on the first material layer pattern; selectively etching the second material layer pattern and the first material layer pattern in a direction perpendicular to the first direction to form an etching mask; and etching the object layer to form minute patterns.
    Type: Application
    Filed: June 5, 2007
    Publication date: August 14, 2008
    Inventors: Hyun-chul Kim, Sung-il Cho, Jae-seung Hwang, Jun Sen, Yong-hyun Kwon
  • Publication number: 20080191288
    Abstract: In a semiconductor device including a transistor having an embedded gate, and methods of manufacturing the same, a substrate is divided into first and second regions. A gate trench is formed in the first region, a first gate structure partially fills the gate trench and a passivation layer pattern is provided inside the gate trench and positioned on the first gate structure. A first source/drain is provided adjacent to sidewalls of the first gate structure. A second gate structure is provided in the second region and has a silicon oxide layer, a conductive layer pattern and a metal silicide layer pattern stacked on the conductive layer pattern. A second source/drain is provided adjacent to sidewalls of the second gate structure. Defects due to formation of reactants may be reduced in a formation process of the above-described semiconductor device, improving reliability and operating characteristics.
    Type: Application
    Filed: February 12, 2008
    Publication date: August 14, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yong-Hyun KWON, Jae-Seung HWANG, Jun SEO, Sung-Il CHO, Sang-Joon PARK, Eun-Young KANG, Hyun-Chul KIM, Jung-Hoon CHAE
  • Patent number: 7402488
    Abstract: A method of manufacturing a semiconductor memory device includes forming a carbon-containing layer on a semiconductor substrate, forming an insulating layer pattern on the carbon-containing layer, the insulating layer pattern partially exposing an upper surface of the carbon-containing layer, dry-etching the exposed portion of the carbon-containing layer, to form a carbon-containing layer pattern for defining a storage node hole, forming a bottom electrode inside the storage node hole, forming a dielectric layer on the bottom electrode inside the storage node hole, the dielectric layer covering the bottom electrode, and forming an upper electrode on the dielectric layer inside the storage node hole, the upper electrode covering the dielectric layer.
    Type: Grant
    Filed: June 23, 2005
    Date of Patent: July 22, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-il Cho, Kyeong-koo Chi, Seung-pil Chung, Chang-jin Kang, Cheol-kyu Lee
  • Publication number: 20080146002
    Abstract: A method of manufacturing a semiconductor device having buried gates may include forming a stacked structure of sequentially stacked first mask patterns and second mask patterns with equal widths to expose active regions and isolation regions of a semiconductor substrate. After forming reduced first mask patterns by decreasing the width only of the first mask patterns, trenches may be formed in the active regions and the isolation regions by etching the exposed portions of the semiconductor substrate using the second mask patterns as an etch mask. Then, gate insulating films may be formed on inner walls of the trenches in the active regions, and a conductive material may be buried into the trenches in the active regions and the isolation regions to form gates.
    Type: Application
    Filed: December 13, 2007
    Publication date: June 19, 2008
    Inventors: Eun-young Kang, Jun Seo, Jae-seung Hwang, Sung-il Cho, Yong-hyun Kwon
  • Publication number: 20080113515
    Abstract: A method of forming a semiconductor device is provided. The method includes preparing a semiconductor substrate to include a cell region and a peripheral region and forming a first mask layer on the semiconductor substrate. First hard mask patterns that are configured to expose the first mask layer are formed on the first mask layer in the cell region. A second mask layer that is configured to conformably cover the first hard mask patterns is formed. A second hard mask pattern is formed between the first hard mask patterns, wherein the second hard mask pattern is configured to contact a lateral surface of the second mask layer. The second mask layer interposed between the first hard mask patterns and the second hard mask pattern is removed. A plurality of trenches are etched in the semiconductor substrate of the cell region using the first hard mask patterns and the second hard mask pattern as a mask.
    Type: Application
    Filed: October 18, 2007
    Publication date: May 15, 2008
    Inventors: Hyun-Chul Kim, Sung-Il Cho, Eun-Young Kang, Yong-Hyun Kwon, Jae-Seung Hwang
  • Publication number: 20080113511
    Abstract: A double pattern method of forming a plurality of contact holes in a material layer formed on a substrate is disclosed. The method forms a parallel plurality of first hard mask patterns separated by a first pitch in a first direction on the material layer, a self-aligned parallel plurality of second hard mask patterns interleaved with the first hard mask patterns and separated from the first hard mask patterns by a buffer layer to form composite mask patterns, and a plurality of upper mask patterns in a second direction intersecting the first direction to mask selected portions of the buffer layer in conjunction with the composite mask patterns. The method then etches non-selected portions of the buffer layer using the composite hard mask patterns and the upper mask patterns as an etch mask to form a plurality of hard mask holes exposing selected portions of the material layer, and then etches the selected portions of the material layer to form the plurality of contact holes.
    Type: Application
    Filed: March 30, 2007
    Publication date: May 15, 2008
    Inventors: Sang-joon Park, Yong-hyun Kwon, Jun Seo, Sung-il Cho, Chang-jin Kang, Jae-kyu Ha