Patents by Inventor Sung-kee Han

Sung-kee Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7829953
    Abstract: A semiconductor device includes a semiconductor substrate including an NMOS region and a PMOS region, a gate insulating layer formed on the semiconductor substrate, an NMOS gate formed on the gate insulating layer of the NMOS region, and a PMOS gate formed on the gate insulating layer of the PMOS region. Any one of the NMOS gate and the PMOS gate includes a one-layered conductive layer pattern, and another of the NMOS gate and the PMOS gate includes a three-layered conductive layer pattern.
    Type: Grant
    Filed: December 28, 2007
    Date of Patent: November 9, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyung Suk Jung, Jong-Ho Lee, Sung Kee Han, Ha Jin Lim
  • Patent number: 7767512
    Abstract: In a method of manufacturing a semiconductor device, a gate insulation layer is formed on a substrate including a first channel of a first conductive type and a second channel of a second conductive type different from the first conductive type. A first conductive layer including a first metal is formed on the gate insulation layer, and a second conductive layer including a second metal different from the first metal is formed on the first conductive layer formed over the second channel. The second conductive layer is partially removed by a wet etching process to form a second conductive layer pattern over the second channel.
    Type: Grant
    Filed: January 24, 2008
    Date of Patent: August 3, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyung-Suk Jung, Jong-Ho Lee, Sung-Kee Han, Yun-Ki Choi, Ha Jin Lim
  • Publication number: 20080261360
    Abstract: In a method of manufacturing a semiconductor device, a gate insulation layer is formed on a substrate including a first channel of a first conductive type and a second channel of a second conductive type different from the first conductive type. A first conductive layer including a first metal is formed on the gate insulation layer, and a second conductive layer including a second metal different from the first metal is formed on the first conductive layer formed over the second channel. The second conductive layer is partially removed by a wet etching process to form a second conductive layer pattern over the second channel.
    Type: Application
    Filed: January 24, 2008
    Publication date: October 23, 2008
    Inventors: Hyung-Suk Jung, Jong-Ho Lee, Sung-Kee Han, Yun-Ki Choi, Ha Jin Lim
  • Publication number: 20080150036
    Abstract: A semiconductor device includes a semiconductor substrate including an NMOS region and a PMOS region, a gate insulating layer formed on the semiconductor substrate, an NMOS gate formed on the gate insulating layer of the NMOS region, and a PMOS gate formed on the gate insulating layer of the PMOS region. Any one of the NMOS gate and the PMOS gate includes a one-layered conductive layer pattern, and another of the NMOS gate and the PMOS gate includes a three-layered conductive layer pattern.
    Type: Application
    Filed: December 28, 2007
    Publication date: June 26, 2008
    Inventors: HYUNG SUK JUNG, Jong-Ho Lee, Sung Kee Han, Ha Jin Lim
  • Publication number: 20080079086
    Abstract: A semiconductor device and a method of manufacturing the semiconductor device, in which the semiconductor device includes a semiconductor substrate in which PMOS transistor regions and NMOS transistor regions are formed, a PMOS transistor including P-type source and drain regions and a gate electrode, and an NMOS transistor formed on an Si channel region between N-type source and drain regions. The PMOS transistor is formed in each PMOS transistor region, and the gate electrode is formed on a high-dielectric gate insulating film formed on an SiGe channel region between the P-type source and drain regions. Further, the NMOS transistor includes a high-dielectric gate insulating film and a gate electrode formed on the gate insulating film, and the NMOS transistor is formed in each NMOS transistor region.
    Type: Application
    Filed: July 31, 2007
    Publication date: April 3, 2008
    Inventors: Hyung-suk Jung, Jong-ho Lee, Sung-kee Han, Ho Lee, Ha-jin Lim
  • Publication number: 20080067606
    Abstract: A semiconductor includes a channel region in a semiconductor substrate, a gate dielectric film on the channel region, and a gate on the gate dielectric film. The gate includes a doped metal nitride film, formed from a nitride of a first metal and doped with a second metal which is different from the first metal, and a conductive polysilicon layer formed on the doped metal nitride film. The gate may further include a metal containing capping layer interposed between the doped metal nitride film and the conductive polysilicon layer.
    Type: Application
    Filed: November 28, 2007
    Publication date: March 20, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyung-suk JUNG, Jong-ho LEE, Sung-kee HAN, Ha-jin LIM
  • Patent number: 7323419
    Abstract: A method of fabricating a semiconductor device including a high-k dielectric for as a gate insulating layer is provided. The method includes forming a high-k dielectric layer and a conductive layer on a substrate, dry etching a portion of the conductive layer, performing a process to increase a wet etch rate of a remaining portion of the conductive layer, and forming a conductive layer pattern by wet etching the remaining portion of the conductive layer after performing the plasma process or the ion implantation. The process to increase the wet etch rate of the conductive layer including a plasma process and/or an ion implantation on the remaining portion of the conductive layer.
    Type: Grant
    Filed: January 25, 2006
    Date of Patent: January 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyung-suk Jung, Jong-ho Lee, Jae-eon Park, Sung-kee Han, Min-joo Kim
  • Publication number: 20070178634
    Abstract: CMOS semiconductor devices having dual work function metal gate structures that are formed using fabrication techniques that enable independent work function control for PMOS and NMOS device and which significantly reduce or otherwise eliminate impact on gate dielectric reliability.
    Type: Application
    Filed: October 18, 2006
    Publication date: August 2, 2007
    Inventors: Hyung Suk Jung, Jong Ho Lee, Sung Kee Han, Ju Youn Kim, Jung Min Park
  • Publication number: 20070178681
    Abstract: A semiconductor device has a plurality of stacked metal layers. The semiconductor device includes a substrate, a gate oxide layer deposited on the substrate and formed from a high-k dielectric material, a first metal layer deposited on the gate oxide layer and formed from a nitride of a metal of the high-k dielectric material of the gate oxide layer, a second metal layer deposited on the first metal layer, a third metal layer deposited on the second metal layer, and a material layer deposited on the third metal layer, wherein the material layer taken together with the first, second and third metal layers forms a gate electrode. Because any chemical reaction between the gate oxide layer and the metal layer can be controlled, deterioration of the capacitance equivalent oxide thickness) and leakage of current are prevented, and a semiconductor device having improved insulation can be provided.
    Type: Application
    Filed: January 10, 2007
    Publication date: August 2, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.,
    Inventors: Young-su CHUNG, Sung-kee HAN, Hyung-suk JUNG, Hyung-ik LEE
  • Publication number: 20070178637
    Abstract: A method of fabricating a gate of a semiconductor device using an oxygen-free ashing process is disclosed. The method includes forming a high-k dielectric film, having a dielectric constant higher than a silicon oxide film, on a semiconductor substrate including an NMOS region and a PMOS region, forming an etching target film on the high-k dielectric film, forming a photoresist pattern to expose any one region of the two regions, on the etching target film, etching the etching target film using the photoresist pattern as an etching mask, and removing the photoresist pattern using plasma formed in the presence of an oxygen-free reactive gas.
    Type: Application
    Filed: January 30, 2007
    Publication date: August 2, 2007
    Inventors: Hyung-suk Jung, Cheol-kyu Lee, Jong-ho Lee, Sung-kee Han, Yun-seok Kim
  • Publication number: 20070152283
    Abstract: A semiconductor device and a manufacturing method thereof for preventing gate electrode degradation and gate current leakage. The semiconductor device includes a gate insulating layer including an H-k (high dielectric) material on a semiconductor substrate, a barrier metal layer including a metal alloy on the gate insulating layer, and a gate electrode layer formed on the barrier metal layer. Illustratively, the barrier metal layer includes at least one of TaAlN (tantalum aluminum nitride) or TiAlN (titanium aluminum nitride). The barrier metal layer can include an oxidation-resistant material so that oxidation of the barrier metal layer is prevented during a subsequent annealing of the semiconductor device in an oxygen atmosphere. Thus, degradation of a gate electrode is prevented, and gate current leakage due to degradation of the gate electrode is prevented.
    Type: Application
    Filed: October 23, 2006
    Publication date: July 5, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hion-suck BAIK, Eun-ha LEE, Hyung-suk JUNG, Sung-kee HAN, Min-ho YANG
  • Publication number: 20070034966
    Abstract: Disclosed are dual gate CMOS devices and methods for fabricating such devices. The dual gate structures are produced by forming a first gate electrode having first conductive stack on transistors of a first channel type and forming a second gate electrode having a second conductive stack on transistors of a second channel type, wherein the first and second conductive stacks have different compositions for including different work functions (?) in the respective transistors. At least one of the first and second conductive stacks will include metal(s) and/or metal compound(s) from which, when subjected to an appropriate thermal treatment, the metal(s) will diffuse to the interface formed between in the gate dielectric layer and the gate electrode and thereby modify the electrical properties of the associated transistors as reflected in, for example, a Vfb shift.
    Type: Application
    Filed: June 30, 2006
    Publication date: February 15, 2007
    Inventors: Min-Joo Kim, Jong-Ho Lee, Sung-Kee Han, Hyung-Suk Jung
  • Publication number: 20060223296
    Abstract: A semiconductor device having a self-aligned silicide layer and a method thereof are provided. The device includes a device isolation layer formed on the substrate to define an active region and a gate pattern crossing over the active region. A spacer insulating layer is formed on both sidewalls of the gate pattern. First and second salicide layers are formed on an upper portion of the gate pattern, and the first salicide layer is formed on the active region between the spacer insulating layer and the device isolation layer. The first and the second salicide layers on the gate pattern are alternately formed to be connected with each other. The first salicide layer is agglomeratedly formed on a narrow gate pattern, and the second salicide layer is formed within interrupted portions of the first salicide layer, thereby forming a patched salicide layer.
    Type: Application
    Filed: July 13, 2005
    Publication date: October 5, 2006
    Inventors: Min-Chul Sun, Ja-Hum Ku, Sug-Woo Jung, Sung-Kee Han, Min-Joo Kim, Kwan-Jong Roh
  • Publication number: 20060175289
    Abstract: A method of fabricating a semiconductor device including a high-k dielectric for as a gate insulating layer is provided. The method includes forming a high-k dielectric layer and a conductive layer on a substrate, dry etching a portion of the conductive layer, performing a process to increase a wet etch rate of a remaining portion of the conductive layer, and forming a conductive layer pattern by wet etching the remaining portion of the conductive layer after performing the plasma process or the ion implantation. The process to increase the wet etch rate of the conductive layer including a plasma process and/or an ion implantation on the remaining portion of the conductive layer.
    Type: Application
    Filed: January 25, 2006
    Publication date: August 10, 2006
    Inventors: Hyung-suk Jung, Jong-ho Lee, Jae-eon Park, Sung-kee Han, Min-joo Kim
  • Publication number: 20060157796
    Abstract: A dual gate electrode semiconductor device and related method of formation are disclosed. The semiconductor device comprises a first gate electrode made of a metal silicide layer and a second gate electrode made of a metal layer, wherein the metal suicide is formed from the same metal as the metal layer.
    Type: Application
    Filed: December 21, 2005
    Publication date: July 20, 2006
    Inventors: Min-Joo Kim, Jong-Ho Lee, Sung-Kee Han, Hyung-Suk Jung
  • Publication number: 20060003534
    Abstract: A salicide process using a bi-metal layer and method of fabricating a semiconductor substrate using the same are disclosed herein. The salicide process includes forming a main metal layer on a semiconductor substrate containing silicon. A main metal alloy layer containing at least one species of alloy element is formed on the main metal layer. The semiconductor substrate having the main metal layer and the main metal alloy layer is annealed to form a main metal alloy silicide layer. According to an exemplary embodiment of the present invention, the main metal layer may be formed of a nickel (Ni) layer, and the main metal alloy layer may be formed of a nickel tantalum alloy layer. In this case, a nickel tantalum silicide layer having improved thermal stability and electrical characteristics are formed.
    Type: Application
    Filed: June 8, 2005
    Publication date: January 5, 2006
    Inventors: Kwan-Jong Roh, Min-Chul Sun, Ja-Hum Ku, Sug-Woo Jung, Min-Joo Kim, Sung-Kee Han