Patents by Inventor Sung Ryul Kim

Sung Ryul Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110191908
    Abstract: The present invention relates to a flowering-time and/or stem elongation regulator isolated from rice, which is selected from OsMADS50, OsMADSS1, OsMADS56, OsMADS14, OsTRX1, OsVIN1, OsCOL4 and OsCOLS, a DNA construct containing the regulator, a transgenic plant, a part thereof, and plant cell transformed with the DNA construct, and method to control flowering-time and/or stem elongation using the regulator. In the present invention, the flowering-time and/or stem elongation can be controlled, and thereby, various agricultural benefits obtained.
    Type: Application
    Filed: June 22, 2007
    Publication date: August 4, 2011
    Applicants: POSCO, POSTECH Foundation
    Inventors: GYNHEUNG AN, SHINYOUNG LEE, DONG-HOON JEONG, JIHYE YOO, CHOONG-HWAN RYU, JONG-SEONG JEON, SUNG-RYUL KIM, YOUNG-OCK KIM, JOONYUL KIM, SUYOUNG AN, JONG-JIN HAN, MIN-JUNG HAN
  • Publication number: 20110183463
    Abstract: A method of manufacturing a thin film transistor (“TFT”) substrate includes forming a first conductive pattern group including a gate electrode on a substrate, forming a gate insulating layer on the first conductive pattern group, forming a semiconductor layer and an ohmic contact layer on the gate insulating layer by patterning an amorphous silicon layer and an oxide semiconductor layer, forming a second conductive pattern group including a source electrode and a drain electrode on the ohmic contact layer by patterning a data metal layer, forming a protection layer including a contact hole on the second conductive pattern group, and forming a pixel electrode on the contact hole of the protection layer. The TFT substrate including the ohmic contact layer formed of an oxide semiconductor is further provided.
    Type: Application
    Filed: December 6, 2010
    Publication date: July 28, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-Ryul KIM, Sung-Hoon YANG, Byoung-June KIM, Czang-Ho LEE, Jae-Ho CHOI, Hwa-Yeul OH, Yong-Mo CHOI
  • Publication number: 20110175088
    Abstract: A thin-film transistor (TFT) substrate having reduced defects is fabricated using a reduced number of masks. The TFT substrate includes gate wiring formed on a substrate. The gate wiring includes a gate electrode. A semiconductor pattern is formed on the gate wiring. An etch-stop pattern is formed on the semiconductor pattern. Data wiring includes a source electrode which is formed on the semiconductor pattern and the etch-stop pattern. Each of the gate wiring and the data wiring includes a copper-containing layer and a buffer layer formed on or under the copper-containing layer.
    Type: Application
    Filed: January 11, 2011
    Publication date: July 21, 2011
    Inventors: Jong In Kim, Young-Wook Lee, Jean-Ho Song, Jae-Hyoung Yoon, Sung-Ryul Kim, Byeong-Beom Kim, Je-Hyeong Park, Woo-Geun Lee
  • Publication number: 20110133193
    Abstract: A thin film transistor array panel includes a gate line, a gate insulating layer that covers the gate line, a semiconductor layer that is disposed on the gate insulating layer, a data line and drain electrode that are disposed on the semiconductor layer, a passivation layer that covers the data line and drain electrode and has a contact hole that exposes a portion of the drain electrode, and a pixel electrode that is electrically connected to the drain electrode through the contact hole. The data line and drain electrode each have a double layer that includes a lower layer of titanium and an upper layer of copper, and the lower layer is wider than the upper layer, and the lower layer has a region that is exposed. The gate insulating layer may have a step shape.
    Type: Application
    Filed: July 27, 2010
    Publication date: June 9, 2011
    Inventors: Jean-Ho SONG, Shin-Il Choi, Sun-Young Hong, Shi-Yul Kim, Ki-Yeup Lee, Jae-Hyoung Youn, Sung-Ryul Kim, O-Sung Seo, Yang-Ho Bae, Jong-Hyun Choung, Dong-Ju Yang, Bong-Kyun Kim, Hwa-Yeul Oh, Pil-Soon Hong, Byeong-Beom Kim, Je-Hyeong Park, Yu-Gwang Jeong, Jong-In Kim, Nam-Seok Suh
  • Publication number: 20110108839
    Abstract: A thin film transistor array panel according to an exemplary embodiment of the present invention comprises a substrate, a gate line formed on the substrate, a gate insulating layer formed on the gate line, a semiconductor layer formed on the gate insulating layer, and a data line formed on the semiconductor layer, wherein the data line comprises a lower data layer, an upper data layer, a data oxide layer, and a buffer layer, wherein the upper data layer and the buffer layer comprise a same material.
    Type: Application
    Filed: June 23, 2010
    Publication date: May 12, 2011
    Inventors: Sung-Ryul Kim, Jean-Ho Song, Jae-Hyoung Youn, O-Sung Seo, Byeong-Beom Kim, Je-Hyeong Park, Jong-In Kim, Jae-Jin Song
  • Publication number: 20110064643
    Abstract: Disclosed herein is an apparatus for continuously producing and pelletizing gas hydrates. The apparatus includes a gas supply unit, a water supply unit and a reactor. Gas and water are respectively supplied from the gas supply unit and the water supply unit into the reactor. The gas and water react with each other in the reactor. The reactor includes a dual cylinder unit which forms a gas hydrate in such a way as to squeeze a slurry of reaction water formed by the reaction between the gas and water. The dual cylinder unit includes an upper cylinder, a lower cylinder and a connection pipe which connects the upper cylinder to the lower cylinder. The connection pipe has passing holes through which the reaction water in the reactor flows into and out of the connection pipe.
    Type: Application
    Filed: May 10, 2010
    Publication date: March 17, 2011
    Applicants: KOREA INSTITUTE OF INDUSTRIAL TECHNOLOGY, SAMSUNG HEAVY INDUSTRIES CO., LTD., HYUNDAI ENGINEERING CO., LTD., DAEWOO ENGINEERING & CONSTRUCTION CO., LTD., SUNG IL CO., LTD (SIM)
    Inventors: Ju Dong LEE, Hyoung Jae Kim, Sung Ryul Kim, Sang Yeon Hong, Hye Ok Park, Mun Keun Ha, Seok Ku Jeon, Hoon Ahn, Ta Kwan Woo
  • Publication number: 20110057194
    Abstract: A thin film transistor array panel, in which a middle storage electrode and a storage electrode overlapping a drain electrode of a thin film transistor thereby forming a storage capacitance are formed. Accordingly, sufficient storage capacitance may be formed without a decrease of the aperture ratio and light transmittance of a liquid crystal display. Also, the capacitance may be sufficiently formed through the connecting member connected to a gate metal layer.
    Type: Application
    Filed: November 16, 2010
    Publication date: March 10, 2011
    Inventors: DONG-GYU KIM, Sung-Haeng Cho, Hyung-Jun Kim, Sung-Ryul Kim, Yong-Mo Choi
  • Publication number: 20110037070
    Abstract: A thin film transistor substrate includes a substrate including a display area and a peripheral area surrounding the display area, gate lines formed on the substrate including gate electrodes, an auxiliary insulating layer formed on the gate lines, a gate insulating layer formed on the auxiliary insulating layer and the gate lines, a semiconductor layer formed on the gate insulating layer, data lines formed on the semiconductor layer including source electrodes and drain electrodes, a passivation layer formed on the data lines, pixel electrodes formed on the passivation layer and electrically connected to the drain electrode, wherein the boundary line of the auxiliary insulating layer is located at or within the boundary of the gate line.
    Type: Application
    Filed: June 22, 2010
    Publication date: February 17, 2011
    Inventors: SUNG-RYUL KIM, Hyeong-Suk Yoo, Byeong-Hoo Cho, O-Sung Seo, Seong-Hun Kim
  • Publication number: 20100308333
    Abstract: A method of manufacturing a thin film transistor capable of simplifying a substrate structure and a manufacturing process is disclosed. The method of manufacturing a thin film transistor array substrate comprising a three mask process. The 3 mask process comprising, forming a gate pattern on a substrate, forming a gate insulating film on the substrate, forming a source/drain pattern and a semiconductor pattern on the substrate, forming a first, second, and third passivation film successively on the substrate.
    Type: Application
    Filed: September 16, 2009
    Publication date: December 9, 2010
    Inventors: Hyeong-Suk YOO, Ho-Jun LEE, Sung-ryul KIM, O-Sung SEO, Hong-Kee CHIN
  • Patent number: 7847291
    Abstract: A display substrate includes; a substrate, a gate electrode arranged on the substrate, a semiconductor pattern arranged on the gate electrode, a source electrode arranged on the semiconductor pattern, a drain electrode arranged on the semiconductor pattern and spaced apart from the source electrode, an insulating layer arranged on, and substantially covering, the source electrode and the drain electrode to cover the source electrode and the drain electrode, a conductive layer pattern arranged on the insulating layer and overlapped aligned with the semiconductor pattern, a pixel electrode electrically connected to the drain electrode, and a storage electrode arranged on the substrate and overlapped overlapping with the pixel electrode, the storage electrode being electrically connected to the conductive layer pattern.
    Type: Grant
    Filed: June 17, 2009
    Date of Patent: December 7, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kap-Soo Yoon, Sung-Hoon Yang, Sung-Ryul Kim, O-Sung Seo, Hwa-Yeul Oh, Jae-Ho Choi, Seong-Hun Kim, Yong-Mo Choi
  • Patent number: 7838886
    Abstract: A thin film transistor array panel, in which a middle storage electrode and a storage electrode overlapping a drain electrode of a thin film transistor thereby forming a storage capacitance are formed. Accordingly, sufficient storage capacitance may be formed without a decrease of the aperture ratio and fight transmittance of a liquid crystal display. Also, the capacitance may be sufficiently formed through the connecting member connected to a gate metal layer.
    Type: Grant
    Filed: March 11, 2009
    Date of Patent: November 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Gyu Kim, Sung-Haeng Cho, Hyung-Jun Kim, Sung-Ryul Kim, Yong-Mo Choi
  • Publication number: 20100270552
    Abstract: A protrusion of dry-etched pattern of a thin film transistor substrate generated due to a difference between isotropy of wet etching and anisotropy of dry etching is removed by forming a plating part on a surface of the wet etched pattern through an electroless plating method. If the plating part is formed on a data pattern layer of the substrate, the width or the thickness of the data pattern layer may be increased without loss of aperture ratio, the channel length of the semiconductor layer may be reduced under the limit according to the stepper resolution and the protrusion part of the semiconductor layer may be removed. As a result, the aperture ratio may be increased, the resistance may be reduced, and the driving margin may be increased due to rising of the ion current. Furthermore, the so-called water-fall noise phenomenon may be eliminated.
    Type: Application
    Filed: September 30, 2009
    Publication date: October 28, 2010
    Inventors: Ki-Yong Song, Sung-Haeng Cho, Jae-Hong Kim, Sung-Hen Cho, Yong-Mo Choi, Hyung-Jun Kim, Sung-Ryul Kim, Byeong-Hoon Cho, O-Sung Seo, Seong-Hun Kim
  • Publication number: 20100059745
    Abstract: Provided are a thin-film transistor (TFT) display panel having improved electrical properties that can be fabricated time-effectively and a method of fabricating the TFT display panel. The TFT display panel includes: gate wirings which are formed on an insulating substrate; oxide active layer patterns which are formed on the gate wirings; data wirings which are formed on the oxide active layer patterns to cross the gate wirings; a passivation layer which is formed on the oxide active layer patterns and the data wirings and is made of silicon nitride (SiNx); and a pixel electrode which is formed on the passivation layer.
    Type: Application
    Filed: July 7, 2009
    Publication date: March 11, 2010
    Inventors: Kap-Soo Yoon, Ki-Won Kim, Sung-Ryul Kim, Sung-Hoon Yang, Woo-Geun Lee
  • Publication number: 20100051957
    Abstract: A thin film transistor array panel, in which a middle storage electrode and a storage electrode overlapping a drain electrode of a thin film transistor thereby forming a storage capacitance are formed. Accordingly, sufficient storage capacitance may be formed without a decrease of the aperture ratio and fight transmittance of a liquid crystal display. Also, the capacitance may be sufficiently formed through the connecting member connected to a gate metal layer.
    Type: Application
    Filed: March 11, 2009
    Publication date: March 4, 2010
    Inventors: Dong-Gyu KIM, Sung-Haeng CHO, Hyung-Jun KIM, Sung-Ryul KIM, Yong-Mo CHOI
  • Publication number: 20100006835
    Abstract: A display substrate includes; a substrate, a gate electrode arranged on the substrate, a semiconductor pattern arranged on the gate electrode, a source electrode arranged on the semiconductor pattern, a drain electrode arranged on the semiconductor pattern and spaced apart from the source electrode, an insulating layer arranged on, and substantially covering, the source electrode and the drain electrode to cover the source electrode and the drain electrode, a conductive layer pattern arranged on the insulating layer and overlapped aligned with the semiconductor pattern, a pixel electrode electrically connected to the drain electrode, and a storage electrode arranged on the substrate and overlapped overlapping with the pixel electrode, the storage electrode being electrically connected to the conductive layer pattern.
    Type: Application
    Filed: June 17, 2009
    Publication date: January 14, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Kap-Soo YOON, Sung-Hoon YANG, Sung-Ryul KIM, O-Sung SEO, Hwa-Yeul OH, Jae-Ho CHOI, Seong-Hun KIM, Yong-Mo CHOI
  • Publication number: 20090250443
    Abstract: Provided is a plasma processing apparatus including a chamber, a lower electrode, an upper electrode, and a substrate sensor. The chamber is configured to provide a reaction space. The lower electrode is disposed at a lower region in the chamber to mount a substrate thereon. The upper electrode is disposed at an upper region in the chamber to be opposite to the lower electrode. The substrate sensor is provided on the chamber to sense the substrate. Herein, the upper electrode includes an electrode plate and an insulating plate attached on the bottom of the electrode plate, and at least one guide hole is formed in the upper electrode to guide light output from the substrate sensor toward the substrate.
    Type: Application
    Filed: June 20, 2008
    Publication date: October 8, 2009
    Applicant: TES CO., LTD.
    Inventor: Sung Ryul KIM
  • Publication number: 20090242881
    Abstract: A thin film transistor substrate includes an insulating plate; a gate electrode disposed on the insulating plate; a semiconductor layer comprising a metal oxide, wherein the metal oxide has oxygen defects of less than or equal to 3%, and wherein the metal oxide comprises about 0.01 mole/cm3 to about 0.3 mole/cm3 of a 3d transition metal; a gate insulating layer disposed between the gate electrode and the semiconductor layer; and a source electrode and a drain electrode disposed on the semiconductor layer. Also described is a display substrate. The metal oxide has oxygen defects of less than or equal to 3%, and is doped with about 0.01 mole/cm3 to about 0.3 mole/cm3 of 3d transition metal. The metal oxide comprises indium oxide or titanium oxide. The 3d transition metal includes at least one 3d transition metal selected from the group consisting of chromium, cobalt, nickel, iron, manganese, and mixtures thereof.
    Type: Application
    Filed: August 25, 2008
    Publication date: October 1, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Kap-Soo YOON, Sung-Hoon YANG, Byoung-June KIM, Czang-Ho LEE, Sung-Ryul KIM, Hwa-Yeul OH, Jae-Ho CHOI, Yong-Mo CHOI
  • Publication number: 20090185126
    Abstract: Provided are a metal line, a method of forming the same, and a display using the same. To increase resistance of a metal line having a multilayered structure of CuO/Cu and prevent blister formation, a plasma treatment is performed using a nitrogen-containing gas and a silicon-containing gas or using a hydrogen or argon as and the silicon-containing gas. Accordingly, a plasma treatment layer such as a SiNx or Si layer is thinly formed on the copper layer, thereby preventing an increase in resistance of the copper layer and also preventing blister formation caused by the damage of a copper oxide layer. Consequently, it is possible to improve the reliability of a copper line and thus enhance the reliability of a device.
    Type: Application
    Filed: December 10, 2008
    Publication date: July 23, 2009
    Inventors: Sung Ryul Kim, Yong-Mo Choi, Sung-Hoon Yang, Hwa-Yeul Oh, Kap-Soo Yoon, Jae-Ho Choi, Seong-Hun Kim
  • Publication number: 20090180045
    Abstract: Provided are a display substrate and a display device including the same. The display substrate includes: gate wiring; a first semiconductor pattern formed on the gate wiring and having a first energy bandgap; a second semiconductor pattern formed on the first semiconductor pattern and having a second energy bandgap which is greater than the first energy bandgap; data wiring formed on the first semiconductor pattern; and a pixel electrode electrically connected to the data wiring. Because the second energy bandgap is larger than the first energy bandgap, a quantum well is formed in the first semiconductor pattern, enhancing electron mobility therein.
    Type: Application
    Filed: January 13, 2009
    Publication date: July 16, 2009
    Inventors: Kap-Soo Yoon, Sung-Hoon Yang, Sung-Ryul Kim, Hwa-Yeul Oh, Jae-Ho Choi, Yong-Mo Choi
  • Publication number: 20090167974
    Abstract: A display substrate, a display device including the display substrate, and a method of fabricating the display substrate are provided. The display substrate includes a gate electrode; a gate-insulating layer disposed on the gate electrode; an oxide semiconductor pattern disposed on the gate-insulating layer; a source electrode disposed on the oxide semiconductor pattern; and a drain electrode disposed on the oxide semiconductor pattern and separated from the source electrode, wherein at least one portion of at least one of the gate-insulating layer or the oxide semiconductor pattern is plasma-processed.
    Type: Application
    Filed: October 30, 2008
    Publication date: July 2, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-ho CHOI, Sung-hoon YANG, Kap-soo YOON, Sung-ryul KIM, Hwa-yeul OH, Yong-mo CHOI