Patents by Inventor Sung-Shan Tai

Sung-Shan Tai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120028427
    Abstract: This invention discloses a trenched metal oxide semiconductor field effect transistor (MOSFET) cell. The trenched MOSFET cell includes a trenched gate opened from a top surface of the semiconductor substrate surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a substrate. The trenched gate further includes at least two mutually insulated trench-filling segments each filled with materials of different work functions. In an exemplary embodiment, the trenched gate includes a polysilicon segment at a bottom portion of the trenched gate and a metal segment at a top portion of the trenched gate.
    Type: Application
    Filed: October 4, 2011
    Publication date: February 2, 2012
    Inventors: Sung-Shan Tai, YongZhong Hu
  • Patent number: 8105905
    Abstract: A novel integration scheme for forming power MOSFET, particularly forming salicides for both gate and mesa contact regions, as well as using multiple energy contact implants through the salicided layer to form conductive body contacts which short to the source region by the salicides.
    Type: Grant
    Filed: November 8, 2010
    Date of Patent: January 31, 2012
    Assignee: Alpha & Omega Semiconductor, Ltd.
    Inventors: Yongzhong Hu, Sung-Shan Tai
  • Publication number: 20120018793
    Abstract: This invention discloses a semiconductor power device. The trenched semiconductor power device includes a trenched gate, opened from a top surface of a semiconductor substrate, surrounded by a source region encompassed in a body region near the top surface above a drain region disposed on a bottom surface of a substrate. The semiconductor power device further includes an implanting-ion block disposed above the top surface on a mesa area next to the body region having a thickness substantially larger than 0.3 micron for blocking body implanting ions and source ions from entering into the substrate under the mesa area whereby masks for manufacturing the semiconductor power device can be reduced.
    Type: Application
    Filed: October 4, 2011
    Publication date: January 26, 2012
    Inventors: Anup Bhalla, François Hébert, Sung-Shan Tai, Sik K. Lui
  • Patent number: 8058687
    Abstract: This invention discloses a trenched metal oxide semiconductor field effect transistor (MOSFET) cell. The trenched MOSFET cell includes a trenched gate opened from a top surface of the semiconductor substrate surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a substrate. The trenched gate further includes at least two mutually insulated trench-filling segments each filled with materials of different work functions. In an exemplary embodiment, the trenched gate includes a polysilicon segment at a bottom portion of the trenched gate and a metal segment at a top portion of the trenched gate.
    Type: Grant
    Filed: January 30, 2007
    Date of Patent: November 15, 2011
    Assignee: Alpha & Omega Semiconductor, Ltd.
    Inventors: Sung-Shan Tai, YongZhong Hu
  • Patent number: 8053315
    Abstract: This invention discloses a method of manufacturing a trenched semiconductor power device with split gate filling a trench opened in a semiconductor substrate wherein the split gate is separated by an inter-poly insulation layer disposed between a top and a bottom gate segments. The method further includes a step of forming the inter-poly layer by applying a RTP process after a HDP oxide deposition process to bring an etch rate of the HDP oxide layer close to an etch rate of a thermal oxide.
    Type: Grant
    Filed: October 16, 2009
    Date of Patent: November 8, 2011
    Assignee: Alpha & Omega Semiconductor, LTD
    Inventors: Sung-Shan Tai, Yong-Zhong Hu, François Hébert, Hong Chang, Mengyu Pan, Yingying Lou, Yu Wang
  • Patent number: 8048775
    Abstract: A process of forming ultra thin wafers having an edge support ring is disclosed. The process provides an edge support ring having an angled inner wall compatible with spin etch processes.
    Type: Grant
    Filed: July 20, 2007
    Date of Patent: November 1, 2011
    Assignee: Alpha and Omega Semiconductor Incorporated
    Inventors: Tao Feng, Sung-Shan Tai
  • Patent number: 8035159
    Abstract: This invention discloses a semiconductor power device. The trenched semiconductor power device includes a trenched gate, opened from a top surface of a semiconductor substrate, surrounded by a source region encompassed in a body region near the top surface above a drain region disposed on a bottom surface of a substrate. The semiconductor power device further includes an implanting-ion block disposed above the top surface on a mesa area next to the body region having a thickness substantially larger than 0.3 micron for blocking body implanting ions and source ions from entering into the substrate under the mesa area whereby masks for manufacturing the semiconductor power device can be reduced.
    Type: Grant
    Filed: April 30, 2007
    Date of Patent: October 11, 2011
    Assignee: Alpha & Omega Semiconductor, Ltd.
    Inventors: Anup Bhalla, François Hébert, Sung-Shan Tai, Sik K Lui
  • Publication number: 20110233659
    Abstract: A semiconductor power device is provided, and a manufacturing method thereof includes the following steps. First, a substrate is provided, and an epitaxial layer is formed on the substrate. Then, at least a first trench and at least a second trench are formed in the epitaxial layer. Subsequently, a shield electrode and a termination electrode are respectively formed in the first trench and the second trench, and upper sidewalls of the first trench and the second trench are exposed. Following that, a gate dielectric layer is covered. Then, a second conductive layer is deposited to fill up the first trench and partially fill in the second trench. Subsequently, the second conductive layer is etched to remove the second conductive layer in the second trench and form a gate electrode in the first trench. Accordingly, the present invention can reduce the number of masks.
    Type: Application
    Filed: July 1, 2010
    Publication date: September 29, 2011
    Inventor: SUNG-SHAN TAI
  • Publication number: 20110233667
    Abstract: A semiconductor device and fabrication methods are disclosed. The device includes a plurality of gate electrodes formed in trenches located in an active region of a semiconductor substrate. A first gate runner is formed in the substrate and electrically connected to the gate electrodes, wherein the first gate runner surrounds the active region. A second gate runner is connected to the first gate runner and located between the active region and a termination region. A termination structure surrounds the first and second gate runners and the active region. The termination structure includes a conductive material in an insulator-lined trench in the substrate, wherein the termination structure is electrically shorted to a source or body layer of the substrate thereby forming a channel stop for the device.
    Type: Application
    Filed: May 18, 2010
    Publication date: September 29, 2011
    Applicant: Alpha and Omega Semiconductor Incorporated
    Inventors: Sung-Shan Tai, Sik Lui, Xiaobin Wang
  • Patent number: 8022482
    Abstract: A trenched semiconductor power device includes a trenched gate insulated by a gate insulation layer and surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a semiconductor substrate. The source region surrounding the trenched gate includes a metal of low barrier height to function as a Schottky source. The metal of low barrier height further may include a PtSi or ErSi layer. In a preferred embodiment, the metal of low barrier height further includes an ErSi layer. The metal of low barrier height further may be a metal silicide layer having the low barrier height. A top oxide layer is disposed under a silicon nitride spacer on top of the trenched gate for insulating the trenched gate from the source region. A source contact disposed in a trench opened into the body region for contacting a body-contact dopant region and covering with a conductive metal layer such as a Ti/TiN layer.
    Type: Grant
    Filed: February 14, 2006
    Date of Patent: September 20, 2011
    Assignee: Alpha & Omega Semiconductor, Ltd
    Inventors: Yongzhong Hu, Sung-Shan Tai
  • Publication number: 20110223742
    Abstract: A process of forming ultra thin wafers having an edge support ring is disclosed. The process provides an edge support ring having an angled inner wall compatible with spin etch processes.
    Type: Application
    Filed: May 24, 2011
    Publication date: September 15, 2011
    Inventors: Tao Feng, Sung-Shan Tai
  • Patent number: 8008151
    Abstract: A method of fabricating a semiconductor device comprises forming a hard mask on a substrate having a top substrate surface, forming a trench in the substrate, through the hard mask, depositing gate material in the trench, where the amount of gate material deposited in the trench extends beyond the top substrate surface, and removing the hard mask to leave a gate structure that extends substantially above the top substrate surface.
    Type: Grant
    Filed: November 9, 2007
    Date of Patent: August 30, 2011
    Assignee: Alpha and Omega Semiconductor Limited
    Inventors: Sung-Shan Tai, Tiesheng Li, Anup Bhalla, Hong Chang, Moses Ho
  • Publication number: 20110198588
    Abstract: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.
    Type: Application
    Filed: April 18, 2011
    Publication date: August 18, 2011
    Inventors: Yu Wang, Tiesheng Li, Sung-Shan Tai, Hong Chang
  • Publication number: 20110124167
    Abstract: A novel integration scheme for forming power MOSFET, particularly forming salicides for both gate and mesa contact regions, as well as using multiple energy contact implants through the salicided layer to form conductive body contacts which short to the source region by the salicides.
    Type: Application
    Filed: November 8, 2010
    Publication date: May 26, 2011
    Inventors: Yongzhong Hu, Sung-Shan Tai
  • Patent number: 7932148
    Abstract: This invention discloses an improved trenched metal oxide semiconductor field effect transistor (MOSFET) device that includes a trenched gate surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a substrate. The MOSFET cell further includes a shielded gate trench (SGT) structure below and insulated from the trenched gate. The SGT structure is formed substantially as a round hole having a lateral expansion extended beyond the trench gate and covered by a dielectric liner layer filled with a trenched gate material. The round hole is formed by an isotropic etch at the bottom of the trenched gate and is insulated from the trenched gate by an oxide insulation layer. The round hole has a lateral expansion beyond the trench walls and the lateral expansion serves as a vertical alignment landmark for controlling the depth of the trenched gate.
    Type: Grant
    Filed: February 9, 2009
    Date of Patent: April 26, 2011
    Assignee: Alpha & Omega Semiconductor, Ltd
    Inventors: Hong Chang, Sung-Shan Tai, Tiesheng Li, Yu Wang
  • Publication number: 20110092035
    Abstract: A semiconductor device includes a transistor, a capacitor and a resistor wherein the capacitor includes a doped polysilicon layer to function as a bottom conductive layer with a salicide block (SAB) layer as a dielectric layer covered by a Ti/TiN layer as a top conductive layer thus constituting a single polysilicon layer metal-insulator-polysilicon (MIP) structure. While the high sheet rho resistor is also formed on the same single polysilicon layer with differential doping of the polysilicon layer.
    Type: Application
    Filed: December 20, 2010
    Publication date: April 21, 2011
    Inventors: YongZhong Hu, Sung-Shan Tai
  • Patent number: 7928507
    Abstract: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.
    Type: Grant
    Filed: December 9, 2009
    Date of Patent: April 19, 2011
    Assignee: Alpha & Omega Semiconductor, Inc.
    Inventors: Yu Wang, Tiesheng Li, Sung-Shan Tai, Hong Chang
  • Publication number: 20110068386
    Abstract: A semiconductor device and a method for making a semiconductor device are disclosed. A trench mask may be applied to a semiconductor substrate, which is etched to form trenches with three different widths. A first conductive material is formed at the bottom of the trenches. A second conductive material is formed over the first conductive material. An insulator layer separates the first and second conductive materials. A first insulator layer is deposited on top of the trenches. A body layer is formed in a top portion of the substrate. A source is formed in the body layer. A second insulator layer is applied on top of the trenches and the source. A contact mask is applied on top of the second insulator layer. Source and gate contacts are formed through the second insulator layer. Source and gate metal are formed on top of the second insulator layer.
    Type: Application
    Filed: September 23, 2009
    Publication date: March 24, 2011
    Applicant: ALPHA & OMEGA SEMICONDUCTOR INCORPORATED
    Inventors: Sung-Shan Tai, Hamza Yilmaz, Anup Bhalla, Hong Chang, John Chen
  • Publication number: 20110049618
    Abstract: Semiconductor device fabrication method and devices are disclosed. A device may be fabricated by forming in a semiconductor layer; filling the trench with an insulating material; removing selected portions of the insulating material leaving a portion of the insulating material in a bottom portion of the trench; forming one or more spacers on one or more sidewalls of a remaining portion of the trench; anisotropically etching the insulating material in the bottom portion of the trench using the spacers as a mask to form a trench in the insulator; removing the spacers; and filling the trench in the insulator with a conductive material. Alternatively, an oxide-nitride-oxide (ONO) structure may be formed on a sidewall and at a bottom of the trench and one or more conductive structures may be formed in a portion of the trench not occupied by the ONO structure.
    Type: Application
    Filed: August 31, 2009
    Publication date: March 3, 2011
    Applicant: ALPHA & OMEGA SEMICONDUCTOR INCORPORATED
    Inventors: Yeeheng Lee, Sung-Shan Tai, Hong Chang, John Chen
  • Publication number: 20110042724
    Abstract: This invention discloses an improved MOSFET devices manufactured with a trenched gate by forming the sidewalls of the trench on a (110) crystal orientation of a semiconductor substrate. The trench is covering with a dielectric oxide layer along the sidewalls and the bottom surface or the termination of the trench formed along different crystal orientations of the semiconductor substrate. Special manufacturing processes such as oxide annealing process, special mask or SOG processes are implemented to overcome the limitations of the non-uniform dielectric layer growth.
    Type: Application
    Filed: April 20, 2009
    Publication date: February 24, 2011
    Inventors: Anup Bhalla, Sik K. Lui, Sung-Shan Tai