Patents by Inventor Sung-Yun LEE

Sung-Yun LEE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190273020
    Abstract: A semiconductor device includes a comprise a substrate including a main zone and an extension zone, vertical channels on the main zone, and an electrode structure including gate electrodes stacked on the substrate. The vertical channel structures extend in a first direction perpendicular to a top surface of the substrate. The gate electrodes include line regions and contact regions. The line regions extend from the main zone toward the extension zone along a second direction the second direction that is perpendicular to the first direction. The contact regions are on ends of the line regions and are thicker than the line regions. A spacing distance in the second direction between the contact regions is greater than a spacing distance in the first direction between the line regions.
    Type: Application
    Filed: May 13, 2019
    Publication date: September 5, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Chung-Il Hyun, Semee JANG, Sung Yun LEE
  • Patent number: 10355010
    Abstract: A memory device including a substrate, a plurality of channel columns, a gate stack, an interlayer insulating layer, a plurality of first trenches, and at least one second trench. The substrate includes a cell array region and a connection region. The channel columns cross an upper surface of the substrate in the cell array region. The gate stack includes a plurality of gate electrode layers surrounding the channel columns in the cell array region. The gate electrode layers extend to different lengths in the connection region to form a stepped structure. The interlayer insulating layer is on the gate stack. The first trenches divide the gate stack and the interlayer insulating layer into a plurality of regions. The at least one second trench is inside of the interlayer insulating layer in the connection region and between the first trenches.
    Type: Grant
    Filed: October 17, 2016
    Date of Patent: July 16, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jang Hyun You, Jin Taek Park, Taek Soo Shin, Sung Yun Lee
  • Patent number: 10312138
    Abstract: A semiconductor device includes a comprise a substrate including a main zone and an extension zone, vertical channels on the main zone, and an electrode structure including gate electrodes stacked on the substrate. The vertical channel structures extend in a first direction perpendicular to a top surface of the substrate. The gate electrodes include line regions and contact regions. The line regions extend from the main zone toward the extension zone along a second direction the second direction that is perpendicular to the first direction. The contact regions are on ends of the line regions and are thicker than the line regions. A spacing distance in the second direction between the contact regions is greater than a spacing distance in the first direction between the line regions.
    Type: Grant
    Filed: March 23, 2017
    Date of Patent: June 4, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chung-Il Hyun, Semee Jang, Sung Yun Lee
  • Publication number: 20190164989
    Abstract: A vertical type semiconductor device includes insulation patterns on a substrate and spaced apart from each other in a first direction perpendicular to a top surface of the substrate, a channel structure on the substrate and penetrating through the insulation patterns, a first conductive pattern partially filling a gap between the insulation patterns adjacent to each other in the first direction and the channel structure and having a slit in a surface thereof, the slit extending in a direction parallel with the top surface of the substrate, and a second conductive pattern on the first conductive pattern in the gap and filling the slit.
    Type: Application
    Filed: September 5, 2018
    Publication date: May 30, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sung-Yun LEE, Jae-Hoon JANG, Jae-Duk LEE, Joon-Hee LEE, Young-Jin JUNG
  • Publication number: 20180261618
    Abstract: A three-dimensional semiconductor device and a method of forming the same are provided. The three-dimensional semiconductor device comprises a substrate including first and second areas; first and second main separation patterns, disposed on the substrate and intersecting the first and second areas; gate electrodes disposed between the first and second main separation patterns and forming a stacked gate group, the gate electrodes sequentially stacked on the first area and extending in a direction from the first area to the second area; and at least one secondary separation pattern disposed on the second area, disposed between the first and second main separation patterns, and penetrating through the gate electrodes disposed on the second area. The gate electrodes include pad portions on the second area, and the pad portions are thicker than the gate electrodes disposed on the first area and in contact with the at least one secondary separation pattern.
    Type: Application
    Filed: October 2, 2017
    Publication date: September 13, 2018
    Inventors: Chang Sup LEE, Phil Ouk NAM, Sung Yun LEE, Chang Seok KANG
  • Publication number: 20180053686
    Abstract: A semiconductor device includes a comprise a substrate including a main zone and an extension zone, vertical channels on the main zone, and an electrode structure including gate electrodes stacked on the substrate. The vertical channel structures extend in a first direction perpendicular to a top surface of the substrate. The gate electrodes include line regions and contact regions. The line regions extend from the main zone toward the extension zone along a second direction the second direction that is perpendicular to the first direction. The contact regions are on ends of the line regions and are thicker than the line regions. A spacing distance in the second direction between the contact regions is greater than a spacing distance in the first direction between the line regions.
    Type: Application
    Filed: March 23, 2017
    Publication date: February 22, 2018
    Inventors: Chung-IL HYUN, Semee JANG, Sung Yun LEE
  • Publication number: 20170207232
    Abstract: A memory device including a substrate, a plurality of channel columns, a gate stack, an interlayer insulating layer, a plurality of first trenches, and at least one second trench. The substrate includes a cell array region and a connection region. The channel columns cross an upper surface of the substrate in the cell array region. The gate stack includes a plurality of gate electrode layers surrounding the channel columns in the cell array region. The gate electrode layers extend to different lengths in the connection region to form a stepped structure. The interlayer insulating layer is on the gate stack. The first trenches divide the gate stack and the interlayer insulating layer into a plurality of regions. The at least one second trench is inside of the interlayer insulating layer in the connection region and between the first trenches.
    Type: Application
    Filed: October 17, 2016
    Publication date: July 20, 2017
    Inventors: Jang Hyun YOU, Jin Taek PARK, Taek Soo SHIN, Sung Yun LEE
  • Publication number: 20170036167
    Abstract: Provided are a porous outflow pipe and an osmosis module comprising same. A porous outflow pipe for forward osmosis or pressure-retarded osmosis, according to one embodiment of the present invention, comprises: a hollow pipe provided with a plurality of first through-holes and second through-holes in the lengthwise direction through which a fluid flows in and out; a bypass pipe arranged concentrically inside the hollow pipe in the lengthwise direction; and a partitioning plate formed along the circumference of the bypass pipe, for preventing mixing of a fluid introduced through the front end side of the hollow pipe and a fluid introduced through the second through-holes.
    Type: Application
    Filed: December 15, 2014
    Publication date: February 9, 2017
    Applicant: Toray Chemical Korea Inc.
    Inventors: Sung Yun LEE, Yeon Ju SIM, Jong Hwa LEE
  • Publication number: 20120040187
    Abstract: The present invention relates to precursor powder for sintering used for preparing a dielectric material. Particularly, the present invention is directed to a precursor powder for sintering used for preparing a dielectric material, comprising a first material powder and a second material powder, a core-shell structured precursor powder for sintering used for a dielectric material, wherein said core is composed of a first material and said shell is composed of a second material, and process for preparing thereof. According to the present invention, a relative dielectric constant of said first material is larger than that of said second material.
    Type: Application
    Filed: February 17, 2010
    Publication date: February 16, 2012
    Applicant: SNU R&DB FOUNDATION
    Inventors: Sang-Im Yoo, Young-Mi Kim, Sung-Yun Lee, Goe-Myung Shin
  • Publication number: 20100317502
    Abstract: The present invention relates to a sintered material for a dielectric substance and a process for preparing the same. Particularly, the present invention is directed to a sintered material for a dielectric substance comprising a core-shell microstructure including a core of a first material and a shell of a second material, wherein a relative dielectric constant of said first material is larger that a relative dielectric constant of said second material.
    Type: Application
    Filed: November 12, 2009
    Publication date: December 16, 2010
    Applicant: SNU R&DB FOUNDATION
    Inventors: Sang-Im YOO, Young-Mi KIM, Geo-Myung SHIN, Sung-Yun LEE