Patents by Inventor Suzette Pangrle

Suzette Pangrle has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7391064
    Abstract: The invention facilitates manufacture of semiconductor memory components by reducing the number of layers required to implement a semiconductor memory device. The invention provides for a selection element to be formed in the same layer as one of the control lines (e.g. one of the wordline and bitline). In one embodiment of the invention, a diode is implemented as the selection element within the same layer as one of the control lines. Production of the selection element within the same layer as one of the wordline and bitline reduces problems associated with vertical stacking, increases device yield and reduces related production costs. The invention also provides an efficient method of producing memory devices with the selection element in the same layer as one of the control lines.
    Type: Grant
    Filed: December 1, 2004
    Date of Patent: June 24, 2008
    Assignee: Spansion LLC
    Inventors: Nicholas H. Tripsas, Suzette Pangrle
  • Patent number: 7220642
    Abstract: A method of fabricating an electronic structure by providing a conductive layer, providing a dielectric layer over the conductive layer, providing first and second openings through the dielectric layer, providing first and second conductive bodies in the first and second openings respectively and in contact with the conductive layer, providing a memory structure over the first conductive body, providing a protective element over the memory structure, and undertaking processing on the second conductive body.
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: May 22, 2007
    Assignee: Spansion LLC
    Inventors: Steven Avanzino, Igor Sokolik, Suzette Pangrle, Nicholas H. Tripsas, Jeffrey Shields
  • Publication number: 20070090343
    Abstract: A system and method are disclosed for processing an organic memory cell. An exemplary system can employ an enclosed processing chamber, a passive layer formation component operative to form a passive layer on a first electrode, and an organic semiconductor layer formation component operative to form an organic semiconductor layer on the passive layer. A wafer substrate is not needed to transfer from a passive layer formation system to an organic semiconductor layer formation system. The passive layer is not exposed to air after formation of the passive layer and before formation of the organic semiconductor layer. As a result, conductive impurities caused by the exposure to air do not occur in the thin film layer, thus improving productivity, quality, and reliability of organic memory devices. The system can further employ a second electrode formation component operative to form a second electrode on the organic semiconductor layer.
    Type: Application
    Filed: October 21, 2005
    Publication date: April 26, 2007
    Applicants: SPANSION LLC, Advanced Micro Devices, Inc.
    Inventors: Nicolay Yudanov, Igor Sokolik, Richard Kingsborough, William Leonard, Suzette Pangrle, Nicholas Tripsas, Minh Ngo
  • Publication number: 20070007510
    Abstract: In the present electronic structure, a first electronic device includes a first pair of electrodes and an active layer between the first pair of electrodes. An organic transistor is made up of organic material, a source, a drain, and a gate, one of the first pair of electrodes being connected to one of the source and drain of the organic transistor. A second electronic device includes a second pair of electrodes and an active layer between the second pair of electrodes, one of the second pair of electrodes being in contact with an insulating body adjacent the organic transistor.
    Type: Application
    Filed: July 5, 2005
    Publication date: January 11, 2007
    Inventors: Igor Sokolik, Suzette Pangrle, Juri Krieger
  • Publication number: 20070007585
    Abstract: The present memory device includes first and second electrodes, a passive layer between the first and second electrodes and an active layer between the first and second electrodes, the active layer being of a material containing randomly oriented pores which are interconnected to form passages through the active layer.
    Type: Application
    Filed: July 5, 2005
    Publication date: January 11, 2007
    Inventors: Igor Sokolik, Richard Kingsborough, David Gaun, Swaroop Kaza, Stuart Spitzer, Suzette Pangrle
  • Patent number: 7102156
    Abstract: A memory element includes a first electrode, a passive layer on and in contact with the first electrode, a polyfluorene active layer on and in contact with the active layer, and a second electrode on and in contact with the polyfluorene active layer. The chemical structure of the polyfluorene active layer may be altered to take different forms, each providing a different memory element operating characteristic.
    Type: Grant
    Filed: December 23, 2004
    Date of Patent: September 5, 2006
    Assignee: Spansion LLC Advanced Micro Devices, Inc
    Inventors: Richard Kingsborough, Igor Sokolik, David Gaun, Swaroop Kaza, Suzette Pangrle, Alexander Nickel, Stuart Spitzer
  • Publication number: 20060104111
    Abstract: The present memory structure includes thereof a first conductor, a second conductor, a resistive memory cell connected to the second conductor, a first diode connected to the resistive memory cell and the first conductor, and oriented in the forward direction from the resistive memory cell to the first conductor, and a second diode connected to the resistive memory cell and the first conductor, in parallel with the first diode, and oriented in the reverse direction from the resistive memory cell to the first conductor.
    Type: Application
    Filed: November 17, 2004
    Publication date: May 18, 2006
    Inventors: Nicholas Tripsas, Colin Bill, Michael VanBuskirk, Matthew Buynoski, Tzu-Ning Fang, Wei Cai, Suzette Pangrle, Steven Avanzino
  • Publication number: 20060102887
    Abstract: A method of fabricating an electronic structure by providing a conductive layer, providing a dielectric layer over the conductive layer, providing first and second openings through the dielectric layer, providing first and second conductive bodies in the first and second openings respectively and in contact with the conductive layer, providing a memory structure over the first conductive body, providing a protective element over the memory structure, and undertaking processing on the second conductive body.
    Type: Application
    Filed: November 12, 2004
    Publication date: May 18, 2006
    Inventors: Steven Avanzino, Igor Sokolik, Suzette Pangrle, Nicholas Tripsas, Jeffrey Shields
  • Patent number: 7035141
    Abstract: The present memory structure includes thereof a first conductor, a second conductor, a resistive memory cell connected to the second conductor, a first diode connected to the resistive memory cell and the first conductor, and oriented in the forward direction from the resistive memory cell to the first conductor, and a second diode connected to the resistive memory cell and the first conductor, in parallel with the first diode, and oriented in the reverse direction from the resistive memory cell to the first conductor. The first and second diodes have different threshold voltages.
    Type: Grant
    Filed: November 17, 2004
    Date of Patent: April 25, 2006
    Inventors: Nicholas H. Tripsas, Colin S. Bill, Michael A. VanBuskirk, Matthew Buynoski, Tzu-Ning Fang, Wei Daisy Cai, Suzette Pangrle, Steven Avanzino