Patents by Inventor Tadashi Nishimuro

Tadashi Nishimuro has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6838643
    Abstract: An apparatus for baking a semiconductor wafer having a resist pattern thereon includes a baking oven in which the semiconductor wafer is placed and heated, and a first hot plate which is provided in the baking oven to heat an entire bottom surface of the semiconductor wafer. The apparatus also includes a gas supply unit having a gas introducing path, through which the purge gas is introduced into the baking oven, and a gas exhaust path, through which the purge gas is exhausted out of the baking oven. A gas temperature controller controls a temperature of the purge gas in order that the purge gas flowing around a peripheral edge or outer portion of the wafer has a higher temperature than that around the center or inner portion of the wafer.
    Type: Grant
    Filed: July 18, 2002
    Date of Patent: January 4, 2005
    Assignee: OKI Electric Industry Co., Ltd.
    Inventors: Shouzou Kobayashi, Takamitsu Furukawa, Keisuke Tanaka, Kouhei Shimoyama, Akira Watanabe, Tadashi Nishimuro, Koki Muto, Azusa Yanagisawa, Katsuo Oshima
  • Publication number: 20030057198
    Abstract: An apparatus for baking a semiconductor wafer having a resist pattern thereon, comprising: a baking oven in which the semiconductor wafer is placed and heated; a first hot plate which is provided in the baking oven to heat an entire bottom surface of the semiconductor wafer; a gas supply unit which comprises a gas introducing path, through which the purge gas is introduced into the baking oven, and a gas exhaust path, through which the purge gas is exhausted out of the baking oven; and a gas temperature controller which controls a temperature of the purge gas in order that the purge gas flowing around a peripheral edge or outer portion of the wafer has a higher temperature than that around the center or inner portion of the wafer.
    Type: Application
    Filed: July 18, 2002
    Publication date: March 27, 2003
    Inventors: Shouzou Kobayashi, Takamitsu Furukawa, Keisuke Tanaka, Kouhei Shimoyama, Akira Watanabe, Tadashi Nishimuro, Koki Muto, Azusa Yanagisawa, Katsuo Oshima
  • Patent number: 6455438
    Abstract: According to the present invention, a semiconductor device is fabricated by the following processes. First, a film to be etched is formed on a semiconductor substrate. On the film to be etched is formed a resist film. Then, a first pattern group including first patterns having a first size and a second pattern group including second patterns arranged outside of the first pattern group are formed by exposure. The resist film is then developed to form openings in the resist film so that the resultant openings correspond to the first and second patterns, respectively. The openings are then made smaller by annealing the resist film. The aforementioned processes enables openings having substantially the same shape to be formed in the film to be etched.
    Type: Grant
    Filed: September 15, 2000
    Date of Patent: September 24, 2002
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Azusa Yanagisawa, Koki Muto, Tadashi Nishimuro, Katsuo Oshima, Akira Watanabe, Akihiko Nara, Kouhei Shimoyama, Keisuke Tanaka, Takamitsu Furukawa, Shouzou Kobayashi
  • Patent number: 4824254
    Abstract: Alignment marks on a semiconductor wafer comprise a first alignment island projecting from a surface of the wafer and a second alignment island having substantially the same height as the first alignment island and surrounding the same with a slit therebetween. The slit is utilized as a pattern for aligning with an alignment mark on a photomask. Preferably the alignment marks are formed on the grid line region of the wafer.
    Type: Grant
    Filed: May 18, 1984
    Date of Patent: April 25, 1989
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Hiroshi Ohtsuka, Yoshio Itoh, Tadashi Nishimuro, Hisamitsu Mitsutomi
  • Patent number: 4640888
    Abstract: An alignment mark formed on a semiconductor wafer is disclosed. The mark comprises a mark member provided on a base region and a reflection changing portion provided on the mark member. The reflection changing portion has slightly inclined side walls.
    Type: Grant
    Filed: January 17, 1985
    Date of Patent: February 3, 1987
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Yoshio Itoh, Hiroshi Ohtsuka, Tadashi Nishimuro, Norio Moriyama