Patents by Inventor Takayuki Nakagawa

Takayuki Nakagawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5051941
    Abstract: A method of logic simulation for simulating operation of a logic circuit by using basic signal values corresponding to states of output signals of elements of the logic circuit to be simulated and expanded signal values including the basic signal values. The logic circuit to be simulated is divided into a portion to be simulated by using the basic signal values and the expanded signal values and a portion to be simulated by using the basic signal values without using the expanded signal values. The elements for which definition of calculation method for output signal values for the input signal values including the expanded signal values is not easy are included in the latter portion, and other elements are included in the former portion.
    Type: Grant
    Filed: February 12, 1990
    Date of Patent: September 24, 1991
    Assignee: Hitachi, Ltd.
    Inventors: Yoshio Takamine, Shunsuke Miyamoto, Takayuki Nakagawa, Yoshiharu Kazama, Yoshiaki Kinoshita
  • Patent number: 4910667
    Abstract: In a vector processor having vector registers, a vector buffer storage for temporarily storing vector data is arranged closer to the vector registers than to a main storage, and a vector buffer storage control including an identification storage for storing identification information of the vector data stored at storage locations of the buffer storage and a check circuit for checking if the vector data identification information is in the identificatgion storage is provided.
    Type: Grant
    Filed: April 22, 1988
    Date of Patent: March 20, 1990
    Assignee: Hitachi, Ltd.
    Inventors: Teruo Tanaka, Koichiro Omoda, Yasuhiro Inagami, Takayuki Nakagawa, Mamoru Sugie, Shigeo Nagashima
  • Patent number: 4899273
    Abstract: A computer implemented logic simulation method, for inspecting logical operations of large scale logic circuits, computes a variation of an output of at least one latch in a clock synchronized logic circuit. The clock-synchronized logic circuit contains a combination logic circuit and a plurality of logic gates. Each of the logic gates have at least one input signal and several other inputs connected to clocking signal sources of different phases. The latch is activated by the rise or fall of the clock signals for holding the output from the combination logic circuit. The method thus implements sampling instants of the output for ascertaining the logical operations of the large scale circuits.
    Type: Grant
    Filed: December 10, 1986
    Date of Patent: February 6, 1990
    Assignee: Hitachi, Ltd.
    Inventors: Koichiro Omoda, Shunsuke Miyamoto, Takayuki Nakagawa, Yoshio Takamine, Shigeo Nagashima, Masayuki Miyoshi, Yoshiharu Kazama, Yoshiaki Kinoshita
  • Patent number: 4881168
    Abstract: A vector processor has a memory for storing vector data, a plurality of vector registers each capable of reading or writing plural (m) vector elements in parallel, at least one mask vector register capable of storing m mask bits in parallel, and a transfer section connected to the memory, the plurality of vector registers and the mask vector register and responsive to a store compression instruction or a load expansion instruction for transferring vector elements to or from regularly spaced address locations within the memory from or to selected storage locations of a selected vector register corresponding to valid mask bits. The transfer section includes at least one count unit connected to the mask vector register for counting a total number of valid mask bits within all of the already read out mask bits, and plural (m) access units operable concurrently and connected to the count unit and the mask vector register.
    Type: Grant
    Filed: April 6, 1987
    Date of Patent: November 14, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Yasuhiro Inagami, Takayuki Nakagawa, Yoshiko Tamaki, Shigeo Nagashima
  • Patent number: 4825361
    Abstract: A vector processor having a vector register made up of elements of l.sub.2 -byte size for storing vector data made up of a plurality of elements read out from a main storage which has a plurality of storage areas and is capable of reading out data of l.sub.1 -byte size beginning from a specified address bound, and adapted to write vector data with an element size of m (l.sub.1 /m is an integer and l.sub.2 is larger or equal to m) into the vector register sequentially, read-out vector data from the vector register for computation by an arithmetic unit, and write the computational result into the vector register, wherein the processor writes elements of vector data read out from the main storage into separatte, specified locations of the vector register in an order required for subsequent operations.
    Type: Grant
    Filed: March 2, 1987
    Date of Patent: April 25, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Koichiro Omoda, Shunichi Torii, Shigeo Nagashima, Yasuhiro Inagami, Takayuki Nakagawa
  • Patent number: 4811213
    Abstract: In response to the execution of a single loading instruction, the front half and the rear half of a designated vector may be stored in respective vector registers in a single processor operation. For this purpose, a data distribution circuit is interposed between a group of vector registers and a vector data storage for feeding the vector data read out from the storage to a first vector processor designated by an instruction without shifting and for shifting the respective components of the read-out vector data and feeding the shifted components to a second vector register designated by the instruction.
    Type: Grant
    Filed: October 14, 1986
    Date of Patent: March 7, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Yoshio Takamine, Takayuki Nakagawa, Yoshiharu Kazama, Yoshiaki Kinoshita, Shunsuke Miyamoto
  • Patent number: 4803620
    Abstract: A multi-processor system including a main storage for storing instructions and data, a master processor for supplying to a slave processor data required for the processing to be executed by the slave processor and commanding initiation of the processing, the master processor further operating to test the operation state of the slave processor and perform processing by utilizing the result of the processing executed by the slave processor. The slave processor initiates the processing under the command of the master processor and operates to inform of the master processor of completion of the processing. The slave processor operates to execute a pause instruction for suspending temporarily activation of processing for a succeeding instruction and setting a pause indication at an indicator of the slave processor. When the pause indication is set in the slave processor, the master processor operates to reset this indication to release the slave processor from the pause state.
    Type: Grant
    Filed: January 5, 1987
    Date of Patent: February 7, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Yasuhiro Inagami, Takayuki Nakagawa, Shigeo Nagashima
  • Patent number: 4792893
    Abstract: A vector logical operation apparatus includes first and second registers respectively for sequentially receiving first and second sets of vector elements which first and second sets of vector elements are supplied in pairs on the same sequential clock periods; third register; a plurality of first gates connected to the first and third registers each for performing a first bitwise logical operation on bit signals partly provided from the first register and the third register; a plurality of second gates connected to the second register and the first gates in a bitwise manner each for performing a second bitwise logical operation on bit signals provided from the second register and the first gates; a feed back circuit connected to the plurality of second gates for supplying the outputs of the second gates to the third register; and control circuit connected to the third register for ordering the third register to receive an applied initial data signal on or before supply of a pair of the first vector element of
    Type: Grant
    Filed: October 1, 1985
    Date of Patent: December 20, 1988
    Assignee: Hitachi, Ltd.
    Inventors: Takayuki Nakagawa, Koichiro Omoda
  • Patent number: 4782441
    Abstract: In a processor such as a vector processor in which a plurality of data are processed by one instruction and a plurality of instructions are parallely processed, apparatus is provided for storing, during an interruption of the program currently being executed, the instructions being executed in the conceptual order of appearance in the program of the instruction being executed, and the sequential count of the sets of data processed. The stored information is used to restart the execution of the interrupted program at the appropriate point.
    Type: Grant
    Filed: June 10, 1986
    Date of Patent: November 1, 1988
    Assignee: Hitachi, Ltd.
    Inventors: Yasuhiro Inagami, Shigeo Nagashima, Koichiro Omoda, Takayuki Nakagawa, Teruo Tanaka
  • Patent number: 4773006
    Abstract: In a vector processor for performing an operation on first and second vectors for each vector element, an operation code is set for each vector element of at least one of the first and second vectors to designate the type of an operation to be executed on the vector element, and the operation is carried out on the first and second vectors for each vector element based on the operation code.
    Type: Grant
    Filed: December 24, 1985
    Date of Patent: September 20, 1988
    Assignee: Hitachi, Ltd.
    Inventors: Yoshiaki Kinoshita, Yoshiharu Kazama, Shunsuke Miyamoto, Koichiro Omoda, Takayuki Nakagawa
  • Patent number: 4508813
    Abstract: A method for producing a negative resist image is disclosed, which method comprises exposing a film of a diazo-type resist material, which is free from 1-hydroxyethyl-2-alkylimidazoline, to electron beam radiation in a predetermined pattern, heat treating said patternwise exposed resist film, subjecting said heat treated film to overall exposure to ultraviolet radiation and, then, developing the so treated film to remove the resist material in the area not exposed to electron beam radiation.
    Type: Grant
    Filed: October 28, 1981
    Date of Patent: April 2, 1985
    Assignee: Fujitsu Limited
    Inventor: Takayuki Nakagawa