Patents by Inventor Takayuki Toba

Takayuki Toba has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240088152
    Abstract: A semiconductor device of an embodiment includes N-wells and P-wells extending in a first direction and alternately arranged in a second direction orthogonal to the first direction; and a dummy gate formed above the N-wells and the P-wells so as to extend across at least one boundary between an N-well and a P-well that are adjacent to each other, the dummy gate being not connected to a wire, in which the dummy gate is formed in a region other than an end portion in the first direction of, among the N-wells and the P-wells, a well that has a width smaller than a predetermined threshold in the second direction.
    Type: Application
    Filed: July 31, 2023
    Publication date: March 14, 2024
    Applicant: Kioxia Corporation
    Inventors: Tomoaki SHINO, Mitsuhiro NOGUCHI, Takayuki TOBA
  • Publication number: 20160093633
    Abstract: A semiconductor memory device includes a plurality of memory cell transistors that are formed above a semiconductor substrate and are connected to each other in series, first and second selection transistors formed respectively on either side of the memory cell transistors above the semiconductor substrate, a source line contact formed adjacent the first selection transistor and having a bottom thereof in contact with the semiconductor substrate, and a bit line contact formed adjacent the second selection transistor and having a bottom thereof in contact with the semiconductor substrate at a position higher than the bottom of the source line contact.
    Type: Application
    Filed: February 19, 2015
    Publication date: March 31, 2016
    Inventor: Takayuki TOBA
  • Publication number: 20150263023
    Abstract: A nonvolatile semiconductor storage device is provided with bit-line contacts extending through an interlayer insulating film disposed between two select gate transistors disposed so as to face one another in a portion where memory-cell units reside adjacent to one another in a first direction and electrically connecting a semiconductor substrate with bit lines in upper layers, wherein three or more of the bit-line contacts adjacent in a second direction and displaced from one another in the first direction are grouped as a layout pattern, and wherein among the bit-line contacts of the layout pattern, bit-line contacts located at two end portions in the first direction are provided so as to overlap with gate electrodes of the select gate transistors via an insulating film.
    Type: Application
    Filed: October 31, 2014
    Publication date: September 17, 2015
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Takayuki TOBA
  • Patent number: 8519468
    Abstract: A semiconductor device includes: a semiconductor substrate; an element isolation insulator; an insulating block; an interlayer insulating film; and a contact. A plurality of active areas extending in one direction and protruding upward are formed at an upper surface of the substrate. The insulating block is disposed directly on the element isolation insulator. The contact is formed in the interlayer insulating film. A lower end of the contact is connected to an upper surface of the active area. A part of a lower surface of the contact located directly on the insulating block is positioned higher than a part of a lower surface of the contact located directly on the active area.
    Type: Grant
    Filed: February 27, 2012
    Date of Patent: August 27, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Takayuki Toba
  • Patent number: 8508975
    Abstract: A semiconductor memory device includes a control circuit. The control circuit applies a first voltage to a selected one of a upper interconnections, applies a second voltage to an unselected one of the upper interconnections, applies a third voltage to a first dummy upper interconnection and independently controls the first to third voltages to be set to different values.
    Type: Grant
    Filed: June 23, 2010
    Date of Patent: August 13, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takayuki Toba, Hiroyuki Nitta
  • Patent number: 8488187
    Abstract: Data concerning a transfer pattern of a lamination transparent film is not externally sent and stored in a memory but is generated by a random pattern generating module of a color controlling DSP. A random number generating section generates a pseudorandom number for each dot of one line; a tone data obtaining section obtains tone data corresponding to the pseudorandom number; and a transferring section transfers the tone data to a head signal converting ASIC. Tone data for each dot of one line is alternately written in line buffers. Using the tone data written in the line buffers, a thermal head transfers transparent film.
    Type: Grant
    Filed: April 8, 2008
    Date of Patent: July 16, 2013
    Assignee: Shinko Electric Co., Ltd.
    Inventors: Tsutomu Inagaki, Takayuki Toba, Jun Ichii, Shinya Orimo, Yoshikazu Hirai
  • Patent number: 8476693
    Abstract: In one embodiment, a nonvolatile semiconductor memory includes a memory cell array, a first silicon nitride film and a second silicon nitride film. The memory cell array includes NAND cell units. Each of the NAND cell units has memory cell transistors, a source-side select gate transistor and a drain-side select gate transistor. The source-side select gate transistors is disposed in such a manner as to face each other and the drain-side select gate transistors is disposed in such a manner as to face each other. The first silicon nitride film is present in a region between the source-side select gate transistors and is disposed at a position lowest from the upper surface of the semiconductor substrate. The second silicon nitride film is formed in a region between the drain-side select gate transistors and is disposed at a position lowest from the upper surface of the semiconductor substrate.
    Type: Grant
    Filed: March 17, 2011
    Date of Patent: July 2, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takayuki Toba, Tohru Ozaki
  • Publication number: 20130087844
    Abstract: A semiconductor device includes: a semiconductor substrate; an element isolation insulator; an insulating block; an interlayer insulating film; and a contact. A plurality of active areas extending in one direction and protruding upward are formed at an upper surface of the substrate. The insulating block is disposed directly on the element isolation insulator. The contact is formed in the interlayer insulating film. A lower end of the contact is connected to an upper surface of the active area. A part of a lower surface of the contact located directly on the insulating block is positioned higher than a part of a lower surface of the contact located directly on the active area.
    Type: Application
    Filed: February 27, 2012
    Publication date: April 11, 2013
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Takayuki TOBA
  • Patent number: 8294238
    Abstract: A peripheral circuit area is formed around a memory cell array area. The peripheral circuit area has element regions, an element isolation region isolating the element regions, and field-effect transistor formed in each of the element regions and including a gate electrode extending in a channel width direction, on a semiconductor substrate. An end portion and a corner portion of the gate electrode are on the element isolation region. A radius of curvature of the corner portion of the gate electrode is smaller than a length from the end portion of the element region in the channel width direction to the end portion of the gate electrode in the channel width direction, and is less than 85 nm.
    Type: Grant
    Filed: April 22, 2010
    Date of Patent: October 23, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Kutsukake, Takayuki Toba, Yoshiko Kato, Kenji Gomikawa, Haruhiko Koyama
  • Patent number: 8283791
    Abstract: According to one embodiment, a semiconductor device includes a plurality of first interconnects, a second interconnect, a third interconnect, and a plurality of conductive members. The plurality of first interconnects are arranged periodically to extend in one direction. The second interconnect is disposed outside a group of the plurality of first interconnects to extend in the one direction. The third interconnect is provided between the group and the second interconnect. The plurality of conductive members are disposed on a side opposite to the group as viewed from the second interconnect. A shortest distance between the first interconnect and the third interconnect, a shortest distance between the third interconnect and the second interconnect, and a shortest distance between the first interconnects are equal. A shortest distance between the second interconnect and the conductive member is longer than the shortest distance between the first interconnects.
    Type: Grant
    Filed: March 18, 2011
    Date of Patent: October 9, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takayuki Toba, Tohru Ozaki, Toshiki Hisada, Hiromitsu Mashita, Takafumi Taguchi
  • Publication number: 20120139024
    Abstract: In one embodiment, a nonvolatile semiconductor memory includes a memory cell array, a first silicon nitride film and a second silicon nitride film. The memory cell array includes NAND cell units. Each of the NAND cell units has memory cell transistors, a source-side select gate transistor and a drain-side select gate transistor. The source-side select gate transistors is disposed in such a manner as to face each other and the drain-side select gate transistors is disposed in such a manner as to face each other. The first silicon nitride film is present in a region between the source-side select gate transistors and is disposed at a position lowest from the upper surface of the semiconductor substrate. The second silicon nitride film is formed in a region between the drain-side select gate transistors and is disposed at a position lowest from the upper surface of the semiconductor substrate.
    Type: Application
    Filed: March 17, 2011
    Publication date: June 7, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Takayuki TOBA, Tohru Ozaki
  • Patent number: 8178916
    Abstract: A semiconductor memory device includes: a semiconductor substrate; a plurality of device isolation regions being disposed in an upper-layer portion of the semiconductor substrate, and dividing the upper-layer portion into a plurality of semiconductor portions extending in a first direction; a plurality of charge storage films which are disposed on one of the plurality of the semiconductor portions and spaced apart from one another in the first direction; a block insulating film disposed covering the plurality of charge storage films; and a word electrode disposed on the block insulating film for each of rows of the plurality of charge storage films arranged in a second direction intersecting the first direction, wherein the block insulating film is disposed continuously in the first direction and in the second direction.
    Type: Grant
    Filed: February 24, 2010
    Date of Patent: May 15, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Takayuki Toba
  • Patent number: 8143122
    Abstract: A nonvolatile semiconductor memory includes a first and a second diffusion layer regions, a floating gate electrode disposed, with a gate insulating film interposed therebetween, on a channel region between the first and second diffusion layer regions, and a control gate electrode serving as a word line and disposed on the floating gate electrode with an interelectrode insulating film interposed therebetween. The interelectrode insulating film covers whole side portions of the floating gate electrode located in a direction different from a direction in which the word line extends, and the control gate electrode covers the side portions of the floating gate electrode located in the direction different from the direction in which the word line extends.
    Type: Grant
    Filed: May 17, 2010
    Date of Patent: March 27, 2012
    Assignee: Kabushiki Kaisha Tohiba
    Inventor: Takayuki Toba
  • Patent number: 8134201
    Abstract: A semiconductor memory device includes a memory cell transistor and a first MOS transistor. The memory cell transistor includes a first insulating film, a second insulating film, a control gate electrode, and a first diffusion layer. The first insulating film formed on the first active region. The second insulating film formed on the first insulating film. The control gate electrode formed so as to include a first metal film formed on the second insulating film and a first conductive film formed on the first metal film. The first MOS transistor includes a second conductive film, a second metal film, a third conductive film, and a second diffusion layer. The second conductive film formed on a second active region. The second metal film formed on the second conductive film. The third conductive film formed on a second metal film.
    Type: Grant
    Filed: March 18, 2009
    Date of Patent: March 13, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Takayuki Toba
  • Publication number: 20120001331
    Abstract: According to one embodiment, a semiconductor device includes a plurality of first interconnects, a second interconnect, a third interconnect, and a plurality of conductive members. The plurality of first interconnects are arranged periodically to extend in one direction. The second interconnect is disposed outside a group of the plurality of first interconnects to extend in the one direction. The third interconnect is provided between the group and the second interconnect. The plurality of conductive members are disposed on a side opposite to the group as viewed from the second interconnect. A shortest distance between the first interconnect and the third interconnect, a shortest distance between the third interconnect and the second interconnect, and a shortest distance between the first interconnects are equal. A shortest distance between the second interconnect and the conductive member is longer than the shortest distance between the first interconnects.
    Type: Application
    Filed: March 18, 2011
    Publication date: January 5, 2012
    Applicant: Kabushi Kaisha Toshiba
    Inventors: Takayuki Toba, Tohru Ozaki, Toshiki Hisada, Hiromitsu Mashita, Takafumi Taguchi
  • Publication number: 20110241095
    Abstract: In one embodiment, a semiconductor memory device, including a memory cell having a floating gate electrode above a semiconductor substrate via a first gate insulator and a control gate electrode above the floating gate electrode via a first inter-gate insulator, a contact electrode having a bottom electrode contacted to an upper surface of the semiconductor substrate, top electrodes via a second inter-gate insulators on both edge portions of the bottom electrode and a plug electrode between the top electrodes, the plug electrode contacted to an upper surface of the bottom electrode.
    Type: Application
    Filed: March 18, 2011
    Publication date: October 6, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Kikuko SUGIMAE, Takayuki TOBA
  • Patent number: 7960779
    Abstract: A nonvolatile semiconductor memory of an aspect of the invention includes memory cells in the memory cell forming area, and select gate transistors in the select gate forming area. Each memory cell has two first diffusion layers formed in a semiconductor substrate, a first gate insulating film formed on the semiconductor substrate, a charge storage layer formed on the first gate insulating film, a first intermediate insulating film formed on the charge storage layer and a first gate electrode formed on the first intermediate insulating film. Each select gate transistor has two second diffusion layers formed in the semiconductor substrate, a second gate insulating film formed on the semiconductor substrate, a second intermediate insulating film formed in direct contact with the second gate insulating film and having the same structure as the first intermediate insulating film, and a second gate electrode formed on the second intermediate insulating film.
    Type: Grant
    Filed: February 26, 2009
    Date of Patent: June 14, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takayuki Toba, Takayuki Okamura, Moto Yabuki
  • Publication number: 20110069524
    Abstract: A semiconductor memory device includes a control circuit. The control circuit applies a first voltage to a selected one of a upper interconnections, applies a second voltage to an unselected one of the upper interconnections, applies a third voltage to a first dummy upper interconnection and independently controls the first to third voltages to be set to different values.
    Type: Application
    Filed: June 23, 2010
    Publication date: March 24, 2011
    Inventors: Takayuki TOBA, Hiroyuki Nitta
  • Publication number: 20100270606
    Abstract: A peripheral circuit area is formed around a memory cell array area. The peripheral circuit area has element regions, an element isolation region isolating the element regions, and field-effect transistor formed in each of the element regions and including a gate electrode extending in a channel width direction, on a semiconductor substrate. An end portion and a corner portion of the gate electrode are on the element isolation region. A radius of curvature of the corner portion of the gate electrode is smaller than a length from the end portion of the element region in the channel width direction to the end portion of the gate electrode in the channel width direction, and is less than 85 nm.
    Type: Application
    Filed: April 22, 2010
    Publication date: October 28, 2010
    Inventors: Hiroyuki KUTSUKAKE, Takayuki TOBA, Yoshiko KATO, Kenji GOMIKAWA, Haruhiko KOYAMA
  • Publication number: 20100237399
    Abstract: A semiconductor memory device includes: a semiconductor substrate; a plurality of device isolation regions being disposed in an upper-layer portion of the semiconductor substrate, and dividing the upper-layer portion into a plurality of semiconductor portions extending in a first direction; a plurality of charge storage films which are disposed on one of the plurality of the semiconductor portions and spaced apart from one another in the first direction; a block insulating film disposed covering the plurality of charge storage films; and a word electrode disposed on the block insulating film for each of rows of the plurality of charge storage films arranged in a second direction intersecting the first direction, wherein the block insulating film is disposed continuously in the first direction and in the second direction.
    Type: Application
    Filed: February 24, 2010
    Publication date: September 23, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Takayuki TOBA