Patents by Inventor Tecla Ghilardi

Tecla Ghilardi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6903995
    Abstract: An integrated non-volatile memory device may include a first matrix of memory cells organized into rows (or word lines) and columns (or bit lines), corresponding row and column decoding circuits, and read, modify and erase circuits for reading and modifying data stored in the memory cells. Furthermore, the memory device may also include a test structure including a second matrix of memory cells smaller than the first. The second memory matrix may include word line couplings each having a different contact to gate distance. That is, each coupling is aligned a different distance from its respective gate than adjacent couplings.
    Type: Grant
    Filed: May 30, 2003
    Date of Patent: June 7, 2005
    Assignee: STMicroelectronics S.r.l.
    Inventors: Emilio Camerlenghi, Paolo Cappelletti, Tecla Ghilardi, Mauro Sali, Giorgio Servalli
  • Publication number: 20040233730
    Abstract: The present invention relates to a particular single cell erasing method for recovering memory cells under reading or programming disturbs in non volatile semiconductor memory electronic devices comprising cell matrix split in sectors and organized in rows, or word lines, and columns, or bit lines.
    Type: Application
    Filed: November 26, 2003
    Publication date: November 25, 2004
    Inventors: Emilio Camerlenghi, Giovanni Campardo, Tecla Ghilardi
  • Publication number: 20030235097
    Abstract: An integrated non-volatile memory device may include a first matrix of memory cells organized into rows (or word lines) and columns (or bit lines), corresponding row and column decoding circuits, and read, modify and erase circuits for reading and modifying data stored in the memory cells. Furthermore, the memory device may also include a test structure including a second matrix of memory cells smaller than the first. The second memory matrix may include word line couplings each having a different contact to gate distance. That is, each coupling is aligned a different distance from its respective gate than adjacent couplings.
    Type: Application
    Filed: May 30, 2003
    Publication date: December 25, 2003
    Applicant: STMicroelectronics S.r.I.
    Inventors: Emilio Camerlenghi, Paolo Cappelletti, Tecla Ghilardi, Mauro Sali, Giorgio Servalli