Patents by Inventor Tian-Fu Chiang

Tian-Fu Chiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090186458
    Abstract: A method for manufacturing a CMOS device having dual metal gate includes providing a substrate having at least two transistors of different conductive types and a dielectric layer covering the two transistors, planarizing the dielectric layer to expose gate conductive layers of the two transistors, forming a patterned blocking layer exposing one of the conductive type transistor, performing a first etching process to remove a portion of a gate of the conductive type transistor, reforming a metal gate, removing the patterned blocking layer, performing a second etching process to remove a portion of a gate of the other conductive type transistor, and reforming a metal gate.
    Type: Application
    Filed: January 23, 2008
    Publication date: July 23, 2009
    Inventors: Chih-Hao Yu, Li-Wei Cheng, Tian-Fu Chiang, Cheng-Hsien Chou, Chien-Ting Lin, Che-Hua Hsu, Guang-Hwa Ma
  • Publication number: 20080293222
    Abstract: A method for forming a SiGe epitaxial layer is described. A first SEG process is performed under a first condition, consuming about 1% to 20% of the total process time for forming the SiGe epitaxial layer. Then, a second SEG process is performed under a second condition, consuming about 99% to 80% of the total process time. The first condition and the second condition include different temperatures or pressures. The first and the second SEG processes each uses a reactant gas that includes at least a Si-containing gas and a Ge-containing gas.
    Type: Application
    Filed: July 24, 2008
    Publication date: November 27, 2008
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Jih-Shun Chiang, Hung-Lin Shih, Li-Yuen Tang, Tian-Fu Chiang, Ming-Chi Fan, Chin-I Liao, Chin-Cheng Chien
  • Publication number: 20080076236
    Abstract: A method for forming a SiGe epitaxial layer is described. A first SEG process is performed under a first condition, consuming about 1% to 20% of the total process time for forming the SiGe epitaxial layer. Then, a second SEG process is performed under a second condition, consuming about 99% to 80% of the total process time. The first condition and the second condition include different temperatures or pressures. The first and the second SEG processes each uses a reactant gas that includes at least a Si-containing gas and a Ge-containing gas.
    Type: Application
    Filed: September 21, 2006
    Publication date: March 27, 2008
    Inventors: Jih-Shun Chiang, Hung-Lin Shih, Li-Yuen Tang, Tian-Fu Chiang, Ming-Chi Fan, Chin-I Liao, Chin-Cheng Chien