Patents by Inventor Timothy Charest

Timothy Charest has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060176732
    Abstract: A CMOS static random access memory (SRAM) and a bit select for the SRAM. The bit select includes a dual single-ended sense receiving a difference signal on a bit line pair and selectively sensing signals developing on each bit line independently of the other. Single ended outputs from the dual-ended sense are provided to an output driver. The output driver provides a pair of selectively-complementary output signals.
    Type: Application
    Filed: February 10, 2005
    Publication date: August 10, 2006
    Inventors: Yuen Chan, Timothy Charest, Rajiv Joshi, Antonio Pelella
  • Publication number: 20060176095
    Abstract: An output L1/L2 staging latch has dual rail inputs that up date the state of the L1 latch whenever the inputs are valid. Static outputs of the L1 latch are latched into the L2 by the L2 clock signal. The L2 latch has a static output that is available immediately, and a dual rail dynamic output whose timing is controlled by a clock signal.
    Type: Application
    Filed: February 9, 2005
    Publication date: August 10, 2006
    Applicant: International Business Machines Corporation
    Inventors: Yuen Chan, Timothy Charest, Rajiv Joshi
  • Publication number: 20050254317
    Abstract: A SRAM sense amplifier timing circuit provides various delay settings for the sense amplifier enable signal (sae) and the sense amplifier reset signal (rse) in order to allow critical timing adjustments to be made for early mode, late mode conditions by varying the timing or with of the sense amplifier output pulse. These timing adjustments are programmable using scan in bits.
    Type: Application
    Filed: May 12, 2004
    Publication date: November 17, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yuen Chan, Timothy Charest, John Rawlins, Arthur Tuminaro, Jatinder Wadhwa, Otto Wagner
  • Publication number: 20050254285
    Abstract: A late select circuit topology has pseudo-static circuits that provide fast dynamic circuit operation without the use of dynamic clock timing signals. An output from a selected set is enabled by the conjunction of bit line pulse and set select signal.
    Type: Application
    Filed: May 12, 2004
    Publication date: November 17, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yuen Chan, Timothy Charest, Antonio Pelella, John Rawlins
  • Patent number: 6836865
    Abstract: A method for preparing a logic structure for random pattern testing is disclosed. In an exemplary embodiment of the invention, the method includes configuring a select mechanism within a data scan chain, the select mechanism configured between a first register in the data scan chain and a second register. A parallel data path is routed within the scan chain, the parallel data path beginning from an input side of the first register, running through the select mechanism, and ending at an input side of the second register. Thus configured, the select mechanism is capable of switching a source path of input data to said second register from a normal data path to the parallel data path. When the parallel data path is selected as the source path of input data to the second register, data loaded into the second register matches data loaded into the first register.
    Type: Grant
    Filed: October 9, 2001
    Date of Patent: December 28, 2004
    Assignee: International Business Machines Corporation
    Inventors: Mary P. Kusko, William V. Huott, Bryan J. Robbins, Timothy Charest
  • Publication number: 20030070127
    Abstract: A method for preparing a logic structure for random pattern testing is disclosed. In an exemplary embodiment of the invention, the method includes configuring a select mechanism within a data scan chain, the select mechanism configured between a first register in the data scan chain and a second register. A parallel data path is routed within the scan chain, the parallel data path beginning from an input side of the first register, running through the select mechanism, and ending at an input side of the second register. Thus configured, the select mechanism is capable of switching a source path of input data to said second register from a normal data path to the parallel data path. When the parallel data path is selected as the source path of input data to the second register, data loaded into the second register matches data loaded into the first register.
    Type: Application
    Filed: October 9, 2001
    Publication date: April 10, 2003
    Inventors: Mary P. Kusko, William V. Huott, Bryan J. Robbins, Timothy Charest