PROGRAMMABLE SENSE AMPLIFIER TIMING GENERATOR
A SRAM sense amplifier timing circuit provides various delay settings for the sense amplifier enable signal (sae) and the sense amplifier reset signal (rse) in order to allow critical timing adjustments to be made for early mode, late mode conditions by varying the timing or with of the sense amplifier output pulse. These timing adjustments are programmable using scan in bits.
Latest IBM Patents:
- SENSITIVE STORED PROCEDURE IDENTIFICATION IN REAL-TIME AND WITHOUT DATA EXPOSURE
- Perform edge processing by selecting edge devices based on security levels
- Compliance mechanisms in blockchain networks
- Clustered rigid wafer test probe
- Identifying a finding in a dataset using a machine learning model ensemble
This application is related to the following applications filed of even date herewith, assigned to the assignee of this application, and incorporated herein by reference: High Performance Programmable Array Local Clock Generator, attorney docket POU920040012; Cache Late Select Circuit, attorney docket POU920040013; Output Driver With Pulse to Static Converter, attorney docket POU920040011.
FIELD OF THE INVENTIONThis invention relates to an improved circuit for generating the enable and reset signals for the sense amplifier of a CMOS static RAM, and more particularly to a circuit that enables the adjustment of these signals by means of level scan test bits.
BACKGROUND Sense amplifier circuit timing is very critical to the overall performance a static RAM. The sense amplifier amplifies the differential voltage that is presented on the bit lines during a read operation. The timing of the sense amplifier has a major impact on the read or write through access time of the static RAM.
In CMOS SRAM design, in order to guarantee data integrity, it is necessary to maximize the signal to noise ratio of the data being transferred from the bit line and bit switch circuitry to the sense amplifier. This can be accomplish by insuring that the differential voltage on a given bit line pair during a READ mode operation is >=(0.15*VDD), before the sense amplifier enable signal (“sae”) is launched, where VDD is the SRAM supply voltage. Also the sense amplifier restore signal (RSE), which restores the bit lines to VDD must be orthogonal to (i.e. not overlap) the SAE signal, in order to prevent a signal collision, which can result in an excessively high current, and can put the bit lines in an indeterminate state. The “sae” and “rse” signals directly effect the dynamic output of the sense amplifier and the overall operation of the SRAM.
SUMMARY OF THE INVENTIONAn object of this invention is the provision of a sense amplifier-timing generator, which has programmable settings to adjust the timing of the sense enable and reset signals.
Another object of the invention is the provision of a sense amplifier-timing generator with programmable settings to adjust the sense enable and reset signal timing by means of the scan bits. Scan bits and scan as used herein refer to level sensitive scan design, which is widely used in the art and is described, among other places, in U.S. Pat. No. 4,488,259, which is incorporated herein by reference.
Briefly, this invention contemplates the provision of an SRAM sense amplifier timing circuit to provide for flexibility in the sense enable “sae” signal and the reset sense enable “rse” signal. The circuit provides various delay settings for the “sae” and “rse” signals in order to allow critical timing adjustments to be made for early mode, late mode conditions by varying the timing and/or width of the pulse output of the sense amplifier. These timing adjustments are programmable into an SRAM after its manufacture using scan in test bits stored in scan only latches. Level sensitive scan design for test and other functions is well known and widely used in the art, and is described more fully in U.S. Pat. No. 4,488,259 assigned to the assignee of this application and incorporated herein by reference.
DESCRIPTION OF THE DRAWINGS
Referring now to
Referring now to
When any given array word line is activated, a pulse detect signal is generated for that particular word line. The pulse detect signals for all the array word lines are fed through an OR tree, the result of which is the PDM signal at the input of the programmable timing generator (See
In addition to the PDM signal, set_rse and set2 through set5 from the “programmable delay block” are the inputs, which can be programmed by scanning in the correct pattern to give the desired SAE delay. The remaining two inputs are the clkl signal, which is used to create the rising edge of the RSE signal, and the power-up signal, which is a power savings feature, and is activated when the array is disabled.
Referring to the schematic in
Given the above initial states, node 1 of
Early in the cycle (see
The SAE signal can be incrementally delayed by raising any one of the elements in the SETTINGS pattern to a “1”. The valid SETTINGS patterns are shown in the chart of
- node 7 from “0” to “1”
- node 8 from “1” to “0”
- node 9 from “0” to “1”
- node 5 from “1” to “0”
- node 6 from “0” to “1”
So the signal at node 1 does not pass through the receiving nand gate 30 until node 6 switches from a “0” to “1”. In the above example, the SAE signal development was delayed by 4 stages (Note that the stage delay from pda to node 7 is comparable to the delay from pda to node 1). If SETTINGS={0,0,1,0}, then the SAE signal development would be delayed by 6 stages, etc. This helps us achieve a varying delay on the development of the SAE and RSE pulses.
Finally, the RSE signal can be delayed an additional increment by activating the set_rse signal to a “1”. This would delay the nfet stack in the rse delay path from activating and bringing the left side of the latch to a “0” by 4 stages. This allows more timing flexibility between the SAE and RSE signals, and can be helpful in determining the bitline restore boundary.
While the preferred embodiment of the invention has been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection of the invention described herein.
Claims
1. A programmable timing generator for an SRAM sense amplifier comprising in combination:
- a. a word line activation signal input terminal to said generator for receiving a word line activation signal;
- b. a sense amplifier enable signal output terminal,
- c. a programmable sense amplifier enable signal delay path coupled between said word line activation signal input terminal and said sense amplifier enable signal output terminal, including a plurality of delay element sets that may be alternatively inserted in said enable signal delay path in response to programmable inputs in order to adjust the timing of a leading edge of a sense amplifier enable signal in response to a leading edge of word line activation signal;
- d. a sense amplifier enable signal pulse width path coupled to said sense amplifier enable signal delay path in order to establish a trailing edge time of said sense amplifier enable signal;
- e. a sense amplifier reset path coupled to coupled to said sense amplifier enable signal delay path and to a sense amplifier reset output terminal, said sense amplifier reset path introducing a programmable variable delay between an a clock signal that initiates a leading edge of the reset signal at said reset signal output terminal and a trailing edge of the reset signal initiated from said enable signal delay path.
2. A programmable timing generator for an SRAM sense amplifier as in claim 1 wherein said programmable sense amplifier delay path includes a plurality of selectable sets of delay elements.
3. A programmable timing generator for an SRAM sense amplifier as in claim 1 wherein programmable delays are established by level scan bits.
4. A programmable timing generator for an SRAM sense amplifier as in claim 2 wherein programmable delays are established by level scan bits.
Type: Application
Filed: May 12, 2004
Publication Date: Nov 17, 2005
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION (Armonk, NY)
Inventors: Yuen Chan (Poughkeepsie, NY), Timothy Charest (West Hurley, NY), John Rawlins (New Paltz, NY), Arthur Tuminaro (Lagrangeville, NY), Jatinder Wadhwa (Wappingers Falls, NY), Otto Wagner (Altdorf)
Application Number: 10/844,301