Patents by Inventor Timothy M. Lacey

Timothy M. Lacey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5572474
    Abstract: A pseudo-differential sense amplifier for sensing the state of an array memory cell by reference to a reference cell in a predetermined state. The sense amplifier has an input stage coupled to the array memory cell, which provides signals to a differential stage from which an output is generated. The input stage has reference and array side cascode circuits in which the components are matched on each side so as to eliminate process, temperature, and other extraneous variations from influencing the differential output. An enabling signal to the array side of the input stage is delayed with respect to the reference side such that voltage fluctuations externally introduced into the signals passed from the input stage to the differential stage do not cause erroneous switching and/or glitches to appear at the sense amplifier output.
    Type: Grant
    Filed: July 18, 1995
    Date of Patent: November 5, 1996
    Assignee: Cypress Semiconductor Corporation
    Inventors: Ben Y. Sheen, Timothy M. Lacey, Sammy Cheung
  • Patent number: 5469384
    Abstract: A nonvolatile memory circuit having a decoding scheme for reliable multiple bit hot electron programming. The nonvolatile memory circuit has a memory array in which data received at each data input can be programmed into multiple memory bits simultaneously. The address of each memory bit selected for programming is decoded by a row decoder and a column decoder. The row decoder decodes the word line of each selected memory bit and the column decoder decodes the bit line of each selected memory bit. The column decoder includes a programming column decoder and a read column decoder. The programming column decoder is enabled during a programming operation and disabled during a reading operation. The read column decoder is enabled during a reading operation and disabled during a programming operation. During a programming operation, a programming voltage is applied to the nonvolatile memory.
    Type: Grant
    Filed: September 27, 1994
    Date of Patent: November 21, 1995
    Assignee: Cypress Semiconductor Corp.
    Inventor: Timothy M. Lacey
  • Patent number: 5453957
    Abstract: The burst mode memory architecture using interleaved memory arrays provides even and odd EPROM arrays with data having even addresses stored in the even array and data having odd addresses stored in the odd array. A control circuit receives an initial address from a memory system controller and then accesses all data from the even and odd arrays within a burst address space containing the initial address. A pair of out-of-phase counters generate even and odd addresses, respectively, for accessing the even and odd arrays. Each counter increments addresses sequentially until a burst address space boundary is reached, then the counters wrap around to a beginning of a burst address space to generate any remaining addresses within a burst address space. The burst mode control circuitry is capable of processing a variety of burst sequencing modes. The burst address space size and the burst sequencing mode are selectable.
    Type: Grant
    Filed: September 17, 1993
    Date of Patent: September 26, 1995
    Assignee: Cypress Semiconductor Corp.
    Inventors: Christopher S. Norris, Timothy M. Lacey
  • Patent number: 5381370
    Abstract: A memory is described that includes a main memory array having a plurality of main memory locations and a redundant memory array having a plurality of redundant memory locations. A main decoding circuit is coupled to the main memory array for decoding an address received from an external circuit to access a selected one of the plurality of main memory locations. A storage circuit is provided for pre-storing the address of the selected one of the plurality of main memory locations when the selected one of the plurality of main memory locations is defective. A redundant comparison circuit is coupled to the redundant memory array and the storage circuit for comparing the external address with the address stored in the storage circuit in order to access a selected one of the plurality of redundant memory locations.
    Type: Grant
    Filed: August 24, 1993
    Date of Patent: January 10, 1995
    Assignee: Cypress Semiconductor Corporation
    Inventors: Timothy M. Lacey, Christopher S. Norris