Patents by Inventor To-Yu Huang

To-Yu Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12165502
    Abstract: A driving mechanism is provided, including a base, a movable unit, a magnetic element, and a driving assembly. The movable unit is movably disposed on the base. The magnetic element is disposed on the movable unit and has plastic material. The driving assembly is configured to drive the movable unit to move relative to the base, wherein the driving assembly has a coil, and the magnetic element and the movable unit move relative to the base when an electrical current is applied to the coil.
    Type: Grant
    Filed: September 13, 2022
    Date of Patent: December 10, 2024
    Assignee: TDK TAIWAN CORP.
    Inventors: Chao-Hsi Wang, Lien-Yu Huang, Yu-Chi Kuo, Xuan-Huan Su
  • Patent number: 12166092
    Abstract: A device includes a substrate, an isolation structure over the substrate, a gate structure over the isolation structure, a gate spacer on a sidewall of the gate structure, a source/drain (S/D) region adjacent to the gate spacer, a silicide on the S/D region, a dielectric liner over a sidewall of the gate spacer and on a top surface of the isolation structure, wherein a bottom surface of the dielectric liner is above a top surface of the silicide layer and spaced away from the top surface of the silicide layer in a cross-sectional plane perpendicular to a lengthwise direction of the gate structure.
    Type: Grant
    Filed: June 5, 2023
    Date of Patent: December 10, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Lin-Yu Huang, Li-Zhen Yu, Chia-Hao Chang, Cheng-Chi Chuang, Yu-Ming Lin, Chih-Hao Wang
  • Publication number: 20240404876
    Abstract: Semiconductor devices and methods of manufacturing are provided. In some embodiments the method includes depositing an etch stop layer over a first hard mask material, the first hard mask material over a gate stack, depositing an interlayer dielectric over the etch stop layer, forming a first opening through the interlayer dielectric, the etch stop layer, and the first hard mask material, the first opening exposing a conductive portion of the gate stack, and treating sidewalls of the first opening with a first dopant to form a first treated region within the interlayer dielectric, a second treated region within the etch stop layer, a third treated region within the first hard mask material, and a fourth treated region within the conductive portion, wherein after the treating the fourth treated region has a higher concentration of the first dopant than the first treated region.
    Type: Application
    Filed: July 30, 2024
    Publication date: December 5, 2024
    Inventors: Kan-Ju Lin, Chien Chang, Chih-Shiun Chou, Tai Min Chang, Yi-Ning Tai, Hung-Yi Huang, Chih-Wei Chang, Ming-Hsing Tsai, Lin-Yu Huang
  • Publication number: 20240404642
    Abstract: A method, a device and a medium for genome graph analysis based on in-memory computing. The method comprises the following steps: firstly, combining a linear reference genome with genetic variation to construct a genome graph; then, generating indexes for a plurality of vertices of the genome graph, and constructing an index table according to the generated indexes; then dividing the read length into a plurality of substrings with the length of k-mer, and querying the index table to obtain a seed position, generating a reference subgraph according to the seed position, and identifying a candidate mapping position according to the reference subgraph to filter a candidate mapping area; finally, using a PUM mode to run approximate string matching between the read length and all unfiltered candidate mapping positions, so as to complete the optimal alignment of a reference gene sequence and a query gene sequence.
    Type: Application
    Filed: September 4, 2023
    Publication date: December 5, 2024
    Inventors: Long ZHENG, Yu HUANG, Wei ZHOU
  • Publication number: 20240404882
    Abstract: Embodiments of the present disclosure provide semiconductor devices having conductive features with reduced height and increased width, and methods for forming the semiconductor devices. Particularly, sacrificial self-aligned contact (SAC) layer and sacrificial metal contact etch stop layer (M-CESL) are used to form conductive features with reduced resistance. After formation of the conductive features, the sacrificial SAC and sacrificial M-CESL are removed and replaced with a low-k material to reduce capacitance in the device. As a result, performance of the device is improved.
    Type: Application
    Filed: May 27, 2024
    Publication date: December 5, 2024
    Inventors: Sheng-Tsung WANG, Chia-Hao CHANG, Lin-Yu HUANG, Cheng-Chi CHUANG, Chih-Hao WANG
  • Patent number: 12159902
    Abstract: A semiconductor device structure, along with methods of forming such, are described. The structure includes a substrate, a source/drain contact disposed over the substrate, a first dielectric layer disposed on the source drain contact, an etch stop layer disposed on the first dielectric layer, and a source/drain conductive layer disposed in the etch stop layer and the first dielectric layer. The structure further includes a spacer structure disposed in the etch stop layer and the first dielectric layer. The spacer structure surrounds a sidewall of the source/drain conductive layer and includes a first spacer layer having a first portion and a second spacer layer adjacent the first portion of the first spacer layer. The first portion of the first spacer layer and the second spacer layer are separated by an air gap. The structure further includes a seal layer.
    Type: Grant
    Filed: June 21, 2023
    Date of Patent: December 3, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACURING COMPANY, LTD.
    Inventors: Lin-Yu Huang, Li-Zhen Yu, Cheng-Chi Chuang, Kuan-Lun Cheng, Chih-Hao Wang
  • Publication number: 20240395608
    Abstract: A semiconductor device with reduced contact resistance is provided. The semiconductor device includes a substrate having a channel region and a source/drain region, a source/drain contact structure over the source/drain region, a conductive structure over the source/drain contact structure, an interlayer dielectric (ILD) layer surrounding the conductive structure and source/drain contact structure, a dielectric liner between the ILD layer and the conductive structure, and a diffusion barrier between the dielectric liner and the conductive structure.
    Type: Application
    Filed: July 31, 2024
    Publication date: November 28, 2024
    Inventors: Chia-Hao CHANG, Jia-Chuan YOU, Li-Zhen YU, Lin-Yu HUANG
  • Publication number: 20240395837
    Abstract: An image sensor includes a first color filter disposed on a first photodiode, a first grid, and a first micro lens disposed on the first color filter and the first grid. The first grid includes a first main portion and a first shielding portion extended from the first main portion. The first main portion surrounds the first color filter and the first shielding portion partially covers the first color filter such that a first cavity defined by the first shielding portion is configured over the first color filter. The first color filter or the first micro lens includes a first protruding portion filled in the first cavity, and a width of the first protruding portion is in a range from 0.1 pixel size to 0.8 pixel size. A manufacturing method of an image sensor is also disclosed.
    Type: Application
    Filed: May 23, 2023
    Publication date: November 28, 2024
    Inventors: Cheng-Hsuan LIN, Kuang-Yu HUANG, Zong-Ru TU, Huang-Jen CHEN, Han-Lin WU
  • Publication number: 20240395938
    Abstract: A semiconductor structure and a method of forming the same are provided. In an embodiment, a semiconductor structure includes an epitaxial source feature and an epitaxial drain feature, a vertical stack of channel members disposed over a backside dielectric layer, the vertical stack of channel members extending between the epitaxial source feature and the epitaxial drain feature along a direction, a gate structure wrapping around each of the vertical stack of channel members, and a backside source contact disposed in the backside dielectric layer. The backside source contact includes a top portion adjacent the epitaxial source feature and a bottom portion away from the epitaxial source feature. The top portion and the bottom portion includes a step width change along the direction.
    Type: Application
    Filed: July 29, 2024
    Publication date: November 28, 2024
    Inventors: Li-Zhen Yu, Huan-Chieh Su, Lin-Yu Huang, Kuan-Lun Cheng, Chih-Hao Wang
  • Patent number: 12155121
    Abstract: An antenna apparatus includes a substrate, antenna elements on the substrate, and surface wave filtering structures on the substrate. Each surface wave filtering structure is operable to decouple surface wave coupling between adjacent antenna elements of the antenna elements.
    Type: Grant
    Filed: February 7, 2022
    Date of Patent: November 26, 2024
    Assignee: SWIFTLINK TECHNOLOGIES INC.
    Inventors: Min-Yu Huang, Abhijit Bhattacharya
  • Patent number: 12154924
    Abstract: Various embodiments of the present application are directed to a narrow band filter with high transmission and an image sensor comprising the narrow band filter. In some embodiments, the filter comprises a first distributed Bragg reflector (DBR), a second DBR, a defect layer between the first and second DBRs, and a plurality of columnar structures. The columnar structures extend through the defect layer and have a refractive index different than a refractive index of the defect layer. The first and second DBRs define a low transmission band, and the defect layer defines a high transmission band dividing the low transmission band. The columnar structures shift the high transmission band towards lower or higher wavelengths depending upon a refractive index of the columnar structures and a fill factor of the columnar structures.
    Type: Grant
    Filed: April 21, 2021
    Date of Patent: November 26, 2024
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Cheng Yu Huang, Chun-Hao Chuang, Chien-Hsien Tseng, Kazuaki Hashimoto, Keng-Yu Chou, Wei-Chieh Chiang, Wen-Hau Wu
  • Patent number: 12153053
    Abstract: The present disclosure generally pertains to methods of identifying and quantitating host cell proteins (HCPs) in therapeutic protein development. In particular, the present invention generally pertains to methods of liquid chromatography-tandem mass spectrometry (LC-MS/MS) for unbiased identification and sensitive quantitation of HCPs in therapeutic protein development.
    Type: Grant
    Filed: November 17, 2021
    Date of Patent: November 26, 2024
    Assignee: Regeneron Pharmaceuticals, Inc.
    Inventors: Haibo Qiu, Yu Huang, Mengqi Hu
  • Publication number: 20240386648
    Abstract: A method for performing automatic activation control regarding VRS and associated apparatus are provided. The method applicable to a processing circuit may include: utilizing a rendering classifier to intercept at least one set of original graphic commands on a command path to obtain at least one rendering property, for classifying rendering corresponding to the at least one set of original graphic commands; utilizing the rendering classifier to classify the rendering into at least one predetermined rendering type among multiple predetermined rendering types according to the at least one rendering property, in order to determine at least one shading rate corresponding to the at least one predetermined rendering type for the rendering; and utilizing a shading rate controller to control the processing circuit to selectively activate a VRS function of the processing circuit, for rendering at the at least one shading rate corresponding to the at least one predetermined rendering type.
    Type: Application
    Filed: February 22, 2024
    Publication date: November 21, 2024
    Applicant: MEDIATEK INC.
    Inventors: Po-Yu Huang, Shih-Chin Lin, Ching-Yi Tsai, You-Ming Tsao
  • Publication number: 20240387359
    Abstract: Semiconductor packages and methods of forming the same are disclosed. An semiconductor package includes two dies, an encapsulant, a first metal line and a plurality of dummy vias. The encapsulant is disposed between the two dies. The first metal line is disposed over the two dies and the encapsulant, and electrically connected to the two dies. The plurality of dummy vias is disposed over the encapsulant and aside the first metal line.
    Type: Application
    Filed: July 28, 2024
    Publication date: November 21, 2024
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ching-Yu Huang, Han-Ping Pu, Ming-Kai Liu, Ting-Chu Ko, Yung-Ping Chiang, Chang-Wen Huang, Yu-Sheng Hsieh
  • Publication number: 20240387664
    Abstract: A device includes a device layer including a first transistor, a first interconnect structure on a front-side of the device layer, and a second interconnect structure on a backside of the device layer. The second interconnect structure includes a first dielectric material on the backside of the device layer, a contact extending through the first dielectric material to a first source/drain region of the first transistor, and a first conductive layer including a first conductive line electrically connected to the first source/drain region through the contact.
    Type: Application
    Filed: July 30, 2024
    Publication date: November 21, 2024
    Inventors: Li-Zhen Yu, Lin-Yu Huang, Cheng-Chi Chuang, Chih-Hao Wang, Huan-Chieh Su
  • Publication number: 20240385398
    Abstract: A structure including a photonic integrated circuit die, an electric integrated circuit die, a semiconductor dam, and an insulating encapsulant is provided. The photonic integrated circuit die includes an optical input/output portion and a groove located in proximity of the optical input/output portion, wherein the groove is adapted for lateral insertion of at least one optical fiber. The electric integrated circuit die is disposed over and electrically connected to the photonic integrated circuit die. The semiconductor dam is disposed over the photonic integrated circuit die. The insulating encapsulant is disposed over the photonic integrated circuit die and laterally encapsulates the electric integrated circuit die and the semiconductor dam.
    Type: Application
    Filed: July 29, 2024
    Publication date: November 21, 2024
    Inventors: Chen-Hua Yu, Hsing-Kuo Hsia, Sung-Hui Huang, Kuan-Yu Huang, Kuo-Chiang Ting, Chi-Hsi Wu, Shang-Yun Hou
  • Publication number: 20240387311
    Abstract: Semiconductor package includes interposer, dies, encapsulant. Each die includes active surface, backside surface, side surfaces. Backside surface is opposite to active surface. Side surfaces join active surface to backside surface. Encapsulant includes first material and laterally wraps dies. Dies are electrically connected to interposer and disposed side by side on interposer with respective backside surfaces facing away from interposer. At least one die includes an outer corner. A rounded corner structure is formed at the outer corner. The rounded corner structure includes second material different from first material. The outer corner is formed by backside surface and a pair of adjacent side surfaces of the at least one die. The side surfaces of the pair have a common first edge. Each side surface of the pair does not face other dies and has a second edge in common with backside surface of the at least one die.
    Type: Application
    Filed: July 26, 2024
    Publication date: November 21, 2024
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Wen-Wei Shen, Sung-Hui Huang, Shang-Yun Hou, Kuan-Yu Huang
  • Publication number: 20240387249
    Abstract: Semiconductor devices including air spacers formed in a backside interconnect structure and methods of forming the same are disclosed. In an embodiment, a device includes a first transistor structure; a front-side interconnect structure on a front-side of the first transistor structure; and a backside interconnect structure on a backside of the first transistor structure, the backside interconnect structure including a first dielectric layer on the backside of the first transistor structure; a first via extending through the first dielectric layer, the first via being electrically coupled to a source/drain region of the first transistor structure; a first conductive line electrically coupled to the first via; and an air spacer adjacent the first conductive line in a direction parallel to a backside surface of the first dielectric layer.
    Type: Application
    Filed: July 26, 2024
    Publication date: November 21, 2024
    Inventors: Li-Zhen Yu, Huan-Chieh Su, Lin-Yu Huang, Cheng-Chi Chuang, Chih-Hao Wang
  • Publication number: 20240387274
    Abstract: A method according to the present disclosure includes providing a workpiece including a first fin-shaped structure and a second fin-shaped structure over a substrate, depositing a nitride liner over the substrate and sidewalls of the first fin-shaped structure and the second fin-shaped structure, forming an isolation feature over the nitride liner and between the first fin-shaped structure and the second fin-shaped structure, epitaxially growing a cap layer on exposed surfaces of the first fin-shaped structure and the second fin-shaped structure and above the nitride liner, crystalizing the cap layer, and forming a first source/drain feature over a first source/drain region of the first fin-shaped structure and a second source/drain feature over a second source/drain region of the second fin-shaped structure.
    Type: Application
    Filed: July 29, 2024
    Publication date: November 21, 2024
    Inventors: Szu-Chi Yang, Allen Chien, Tsai-Yu Huang, Chien-Chih Lin, Po-Kai Hsiao, Shih-Hao Lin, Chien-Chih Lee, Chih Chieh Yeh, Cheng-Ting Ding, Tsung-Hung Lee
  • Publication number: 20240387626
    Abstract: A semiconductor device structure includes nanostructures formed over a substrate. The structure also includes a gate structure formed over and around the nanostructures. The structure also includes a spacer layer formed over a sidewall of the gate structure over the nanostructures. The structure also includes a source/drain epitaxial structure formed adjacent to the spacer layer. The structure also includes a contact structure formed over the source/drain epitaxial structure with an air spacer formed between the spacer layer and the contact structure.
    Type: Application
    Filed: July 26, 2024
    Publication date: November 21, 2024
    Inventors: Kai-Hsuan Lee, Shih-Che Lin, Po-Yu Huang, Shih-Chieh Wu, I-Wen Wu, Chen-Ming Lee, Fu-Kai Yang, Mei-Yun Wang