Patents by Inventor Tony Mai

Tony Mai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7190201
    Abstract: A delay locked loop includes initialization circuitry that ensures that a DLL is initialized to an operating point that is not to close to either end of a delay vs. control voltage characteristic. The initialization circuitry forces the DLL to initially search for a lock point starting from an initial delay, the delay is varied in one direction, forcing the DLL to skip the first lock point. The initialization circuitry only allows the DLL to vary the delay of the voltage controlled delay loop in the one direction from the initial delay until the operating point is reached.
    Type: Grant
    Filed: February 3, 2005
    Date of Patent: March 13, 2007
    Assignee: Mosaid Technologies, Inc.
    Inventors: Dieter Haerle, Tony Mai, Peter Vlasenko
  • Publication number: 20060170471
    Abstract: A delay locked loop includes initialization circuitry that ensures that a DLL is initialized to an operating point that is not to close to either end of a delay vs. control voltage characteristic. The initialization circuitry forces the DLL to initially search for a lock point starting from an initial delay, the delay is varied in one direction, forcing the DLL to skip the first lock point. The initialization circuitry only allows the DLL to vary the delay of the voltage controlled delay loop in the one direction from the initial delay until the operating point is reached.
    Type: Application
    Filed: February 3, 2005
    Publication date: August 3, 2006
    Applicant: MOSAID Technologies, Inc.
    Inventors: Dieter Haerle, Tony Mai, Peter Vlasenko
  • Publication number: 20040264621
    Abstract: An initialization circuit in a delay locked loop ensures that after power up or other reset clock edges are received by a phase detector in the appropriate order for proper operation. After reset of the delay locked loop, the initialization circuit assures that at least one edge of a reference clock is received prior to enabling the phase detector to increase (or decrease) the delay in a delay line. After at least one edge of a feedback clock is received, the initialization circuit enables the phase detector to decrease (or increase) the delay in a delay line.
    Type: Application
    Filed: August 25, 2003
    Publication date: December 30, 2004
    Applicant: MOSAID Technologies, Inc.
    Inventor: Tony Mai