Patents by Inventor Toyota Morimoto

Toyota Morimoto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7022531
    Abstract: A semiconductor memory device including a memory cell block having a plurality of memory transistors formed on a semiconductor substrate. The memory transistors include first and second impurity-diffused regions and a gate formed therebetween. A plurality of memory cells are also included in the memory cell block and have lower electrodes connected to the first impurity-diffused regions, ferroelectric films formed on the lower electrodes and first upper electrodes formed on the ferroelectric films and connected to the second impurity-diffused regions. Further included are block selecting transistors formed on the semiconductor substrate and being connected to one end of the memory cell block. Second upper electrodes are also formed adjoined to the block selecting transistors and being disconnected from the first upper electrode of the memory cells.
    Type: Grant
    Filed: July 15, 2003
    Date of Patent: April 4, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tohru Ozaki, Iwao Kunishima, Toyota Morimoto, Hiroyuki Kanaya
  • Patent number: 6982453
    Abstract: A semiconductor device having a semiconductor substrate; an insulating film formed on said semiconductor substrate; a ferroelectric capacitor having a lower electrode, a ferroelectric film and an upper electrode which are stacked sequentially on the insulating film; a first hydrogen barrier film; a first inter-layer insulating film covering said ferroelectric capacitor; and a second inter-layer insulating film stacked on the first inter-layer insulating film, the first hydrogen barrier film being interposed between the first and second interlayer insulating films is proposed.
    Type: Grant
    Filed: June 25, 2003
    Date of Patent: January 3, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Kanaya, Toyota Morimoto, Osamu Hidaka, Yoshinori Kumura, Iwao Kunishima, Tsuyoshi Iwamoto
  • Publication number: 20050176199
    Abstract: A semiconductor memory device including a memory cell block having a plurality of memory transistors formed on a semiconductor substrate. The memory transistors include first and second impurity-diffused regions and a gate formed therebetween. A plurality of memory cells are also included in the memory cell block and have lower electrodes connected to the first impurity-diffused regions, ferroelectric films formed on the lower electrodes and first upper electrodes formed on the ferroelectric films and connected to the second impurity-diffused regions. Further included are block selecting transistors formed on the semiconductor substrate and being connected to one end of the memory cell block. Second upper electrodes are also formed adjoined to the block selecting transistors and being disconnected from the first upper electrode of the memory cells.
    Type: Application
    Filed: July 15, 2003
    Publication date: August 11, 2005
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Tohru Ozaki, Iwao Kunishima, Toyota Morimoto, Hiroyuki Kanaya
  • Patent number: 6897502
    Abstract: A first impurity diffusion area is formed in the semiconductor substrate at a bottom of the first trench formed in a surface of the semiconductor substrate. A second impurity diffusion area is formed in the surface of the semiconductor substrate, each have one end contacting a first side wall of the first trench, and each have the same conductive type as the first impurity diffusion area. A first gate electrode is provided on the first side wall between the first and second impurity diffusion areas with a gate insulating film interposed therebetween. A first ferroelectric film is provided on a first lower electrode, which is provided on the second impurity area. A first upper electrode is provided on the first ferroelectric film. A first interconnection layer is provided above the first upper electrode. A first contact plug electrically connects the first interconnection layer and first impurity diffusion area.
    Type: Grant
    Filed: July 17, 2003
    Date of Patent: May 24, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Shinichi Watanabe, Toyota Morimoto, Tohru Ozaki, Haruhiko Koyama
  • Publication number: 20040227171
    Abstract: A first impurity diffusion area is formed in the semiconductor substrate at a bottom of the first trench formed in a surface of the semiconductor substrate. A second impurity diffusion area is formed in the surface of the semiconductor substrate, each have one end contacting a first side wall of the first trench, and each have the same conductive type as the first impurity diffusion area. A first gate electrode is provided on the first side wall between the first and second impurity diffusion areas with a gate insulating film interposed therebetween. A first ferroelectric film is provided on a first lower electrode, which is provided on the second impurity area. A first upper electrode is provided on the first ferroelectric film. A first interconnection layer is provided above the first upper electrode. A first contact plug electrically connects the first interconnection layer and first impurity diffusion area.
    Type: Application
    Filed: July 17, 2003
    Publication date: November 18, 2004
    Inventors: Shinichi Watanabe, Toyota Morimoto, Tohru Ozaki, Haruhiko Koyama
  • Publication number: 20040084701
    Abstract: A semiconductor device having a semiconductor substrate; an insulating film formed on said semiconductor substrate; a ferroelectric capacitor having a lower electrode, a ferroelectric film and an upper electrode which are stacked sequentially on the insulating film; a first hydrogen barrier film; a first inter-layer insulating film covering said ferroelectric capacitor; and a second inter-layer insulating film stacked on the first inter-layer insulating film, the first hydrogen barrier film being interposed between the first and second interlayer insulating films is proposed.
    Type: Application
    Filed: June 25, 2003
    Publication date: May 6, 2004
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Kanaya, Toyota Morimoto, Osamu Hidaka, Yoshinori Kumura, Iwao Kunishima, Tsuyoshi Iwamoto
  • Patent number: 6611015
    Abstract: A semiconductor memory device including a memory cell block having a plurality of memory transistors formed on a semiconductor substrate. The memory transistors include first and second impurity-diffused regions and a gate formed therebetween. A plurality of memory cells are also included in the memory cell block and have lower electrodes connected to the first impurity-diffused regions, ferroelectric films formed on the lower electrodes and first upper electrodes formed on the ferroelectric films and connected to the second impurity-diffused regions. Further included are block selecting transistors formed on the semiconductor substrate and being connected to one end of the memory cell block. Second upper electrodes are also formed adjoined to the block selecting transistors and being disconnected from the first upper electrode of the memory cells.
    Type: Grant
    Filed: September 20, 2001
    Date of Patent: August 26, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tohru Ozaki, Iwao Kunishima, Toyota Morimoto, Hiroyuki Kanaya
  • Patent number: 6611014
    Abstract: A semiconductor device having a semiconductor substrate; an insulating film formed on said semiconductor substrate; a ferroelectric capacitor having a lower electrode, a ferroelectric film and an upper electrode which are stacked sequentially on the insulating film; a first hydrogen barrier film; a first inter-layer insulating film covering said ferroelectric capacitor; and a second inter-layer insulating film stacked on the first inter-layer insulating film, the first hydrogen barrier film being interposed between the first and second interlayer insulating films is proposed.
    Type: Grant
    Filed: May 12, 2000
    Date of Patent: August 26, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki Kanaya, Toyota Morimoto, Osamu Hidaka, Yoshinori Kumura, Iwao Kunishima, Tsuyoshi Iwamoto
  • Patent number: 6504198
    Abstract: A ferroelectric capacitor is horizontally disposed, in which opposite surfaces of a pair of capacitor electrodes are disposed along the surface of a semiconductor substrate, and an oxidative diffusion barrier film is formed on an upper end of the contact plug having a lower end connected to the diffusion region of a memory cell transistor during the manufacturing steps, after which under the condition where a top end of the contact plug is covered by the oxidative diffusion barrier film, a high-temperature annealing is performed so as to restore any damage applied to the ferroelectric capacitor that may be caused during the manufacturing steps thereof, followed by the removing step of the oxidative diffusion barrier film existing on the surface of the contact plug, and then followed by a forming step of a metallic wiring to obtain a ferroelectric memory product.
    Type: Grant
    Filed: March 26, 2001
    Date of Patent: January 7, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Toyota Morimoto
  • Publication number: 20020033494
    Abstract: A semiconductor memory device including a memory cell block having a plurality of memory transistors formed on a semiconductor substrate. The memory transistors include first and second impurity-diffused regions and a gate formed therebetween. A plurality of memory cells are also included in the memory cell block and have lower electrodes connected to the first impurity-diffused regions, ferroelectric films formed on the lower electrodes and first upper electrodes formed on the ferroelectric films and connected to the second impurity-diffused regions. Further included are block selecting transistors formed on the semiconductor substrate and being connected to one end of memory cell block. Second upper electrodes are also formed adjoined to the block selecting transistors and being disconnected from the first upper electrode of the memory cells.
    Type: Application
    Filed: September 20, 2001
    Publication date: March 21, 2002
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tohru Ozaki, Iwao Kunishima, Toyota Morimoto, Hiroyuki Kanaya
  • Publication number: 20010048624
    Abstract: A ferroelectric capacitor is horizontally disposed, in which opposite surfaces of a pair of capacitor electrodes are disposed along the surface of a semiconductor substrate, and an oxidative diffusion barrier film is formed on an upper end of the contact plug having a lower end connected to the diffusion region of a memory cell transistor during the manufacturing steps, after which under the condition where a top end of the contact plug is covered by the oxidative diffusion barrier film, a high-temperature annealing is performed so as to restore any damage applied to the ferroelectric capacitor that may be caused during the manufacturing steps thereof, followed by the removing step of the oxidative diffusion barrier film existing on the surface of the contact plug, and then followed by a forming step of a metallic wiring to obtain a ferroelectric memory product.
    Type: Application
    Filed: March 26, 2001
    Publication date: December 6, 2001
    Inventor: Toyota Morimoto
  • Patent number: 5489542
    Abstract: A method for fabricating a semiconductor device on a silicon substrate, consists of producing a silicon oxide film on the silicon substrate producing a thin silicon nitride film on the silicon oxide film, thermally nitriding the silicon nitride film in an atmosphere of nitrogenous gas, producing a conductive film on the silicon nitride film nitrided in the atmosphere of the nitrogenous gas, producing a gate region from the silicon oxide film, the silicon nitride film, and the conductive film, a channel region being positioned under the gate region in the silicon substrate, producing a source region in the silicon substrate adjacent to one side of the channel region, producing a drain region in the silicon substrate adjacent to another side of the channel region, and producing wiring regions on the source region, the drain region, and the gate region.
    Type: Grant
    Filed: July 16, 1993
    Date of Patent: February 6, 1996
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroshi Iwai, Toyota Morimoto, Hisayo S. Momose, Kikuo Yamabe, Yoshio Ozawa
  • Patent number: 5237188
    Abstract: A semiconductor device formed on a silicon substrate consisting of the steps of producing a silicon oxide film on the silicon substrate, producing a thin silicon nitride film on the silicon oxide film, thermally nitriding the silicon nitride film in an atmosphere of nitrogenous gas, producing a conductive film on the silicon nitride film nitrided in the atmosphere of the nitrogenous gas, producing a gate region from the silicon oxide film, the silicon nitride film, and the conductive film, a channel region being positioned under the gate region in the silicon substrate, producing a source region in the silicon substrate adjacent to one side of the channel region, producing a drain region in the silicon substrate adjacent to another side of the channel region, and producing wiring regions on the source region, the drain region, and the gate region.
    Type: Grant
    Filed: November 27, 1991
    Date of Patent: August 17, 1993
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroshi Iwai, Toyota Morimoto, Hisayo S. Momose, Kikuo Yamabe, Yoshio Ozawa