Patents by Inventor Tung Lok Li

Tung Lok Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9806006
    Abstract: Various structures and fabrication methods for leadless plastic chip carrier (QFN) packages which utilize carriers in strip format, wherein the leads (or terminals) are formed to be electrically isolated from one another within each unit and in which the units are formed to be electrically isolated from one another within the strip using chemical etching techniques.
    Type: Grant
    Filed: September 20, 2007
    Date of Patent: October 31, 2017
    Assignee: UTAC HEADQUARTERS PTD. LTD.
    Inventors: Tung Lok Li, Kin Pui Kwan
  • Patent number: 9337095
    Abstract: A method of manufacturing a leadless integrated circuit (IC) package comprising an IC chip mounted on a metal leadframe and a plurality of electrical contacts electrically coupled to the IC chip. The IC chip, the electrical contacts, and a portion of the metal leadframe are covered with an encapsulation compound, with portions of the electrical contacts exposed on a bottom surface of the encapsulation compound. The electrical contacts of the IC package having metal traces connecting bonding areas on a top surface thereof and contact areas on a bottom surface thereof, wherein at least some of the bonding areas are laterally disposed from the contact areas connected thereto.
    Type: Grant
    Filed: June 27, 2013
    Date of Patent: May 10, 2016
    Assignee: Kaixin, Inc.
    Inventor: Tung Lok Li
  • Publication number: 20130288432
    Abstract: A method of manufacturing a leadless integrated circuit (IC) package comprising an IC chip mounted on a metal leadframe and a plurality of electrical contacts electrically coupled to the IC chip. The IC chip, the electrical contacts, and a portion of the metal leadframe are covered with an encapsulation compound, with portions of the electrical contacts exposed on a bottom surface of the encapsulation compound. The electrical contacts of the IC package having metal traces connecting bonding areas on a top surface thereof and contact areas on a bottom surface thereof, wherein at least some of the bonding areas are laterally disposed from the contact areas connected thereto.
    Type: Application
    Filed: June 27, 2013
    Publication date: October 31, 2013
    Applicant: Kaixin, Inc.
    Inventor: Tung Lok Li
  • Patent number: 8569110
    Abstract: A substrate and a method of making thereof are disclosed. The substrate comprises an electrically conductive leadframe, the leadframe having a plurality of lands on a first side of the leadframe with a first recessed portion between the lands, and a plurality of routing leads on an opposing second side of the leadframe with a second recessed portion between the routing leads. The substrate also comprises a first bonding compound filling the first recessed portion. In one embodiment, the substrate also comprises a support material attached to the first bonding compound for holding the leadframe together. In another embodiment, the substrate comprises a second bonding compound filling the second recessed portion.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: October 29, 2013
    Assignee: QPL Limited
    Inventors: John Robert McMillan, Xiao Yun Chen, Tung Lok Li
  • Patent number: 8513786
    Abstract: A substrate and a method of making thereof are disclosed. The substrate comprises an electrically conductive leadframe, the leadframe having a plurality of lands on a first side of the leadframe with a first recessed portion between the lands, and a plurality of routing leads on an opposing second side of the leadframe with a second recessed portion between the routing leads. The substrate also comprises a first bonding compound filling the first recessed portion. In one embodiment, the substrate also comprises a support material attached to the first bonding compound for holding the leadframe together. In another embodiment, the substrate comprises a second bonding compound filling the second recessed portion.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: August 20, 2013
    Assignee: QPL Limited
    Inventors: John Robert McMillan, Xiao Yun Chen, Tung Lok Li
  • Patent number: 8497159
    Abstract: A method of manufacturing a leadless integrated circuit (IC) package comprising an IC chip mounted on a metal leadframe and a plurality of electrical contacts electrically coupled to the IC chip. The IC chip, the electrical contacts, and a portion of the metal leadframe are covered with an encapsulation compound, with portions of the electrical contacts exposed on a bottom surface of the encapsulation compound. The electrical contacts of the IC package having metal traces connecting bonding areas on a top surface thereof and contact areas on a bottom surface thereof, wherein at least some of the bonding areas are laterally disposed from the contact areas connected thereto.
    Type: Grant
    Filed: November 2, 2011
    Date of Patent: July 30, 2013
    Assignee: Kaixin, Inc.
    Inventor: Tung Lok Li
  • Patent number: 8338924
    Abstract: A substrate for integrated circuit package is disclosed. The substrate comprises an electrically conductive leadframe having a first side and an opposing second side. The substrate has a first bonding compound disposed in a first recessed portion of the first side and a second bonding compound disposed in at least a portion of a second recessed portion of the leadframe, selectively exposing a selected area of the leadframe on the second side. In an exemplary embodiment, the second bonding compound is a photolithographic material. A method of manufacturing a substrate for integrated circuit package is also disclosed.
    Type: Grant
    Filed: October 6, 2011
    Date of Patent: December 25, 2012
    Assignee: QPL Limited
    Inventors: John Robert McMillan, Xiao Yun Chen, Tung Lok Li
  • Publication number: 20120149154
    Abstract: A substrate and a method of making thereof are disclosed. The substrate comprises an electrically conductive leadframe, the leadframe having a plurality of lands on a first side of the leadframe with a first recessed portion between the lands, and a plurality of routing leads on an opposing second side of the leadframe with a second recessed portion between the routing leads. The substrate also comprises a first bonding compound filling the first recessed portion. In one embodiment, the substrate also comprises a support material attached to the first bonding compound for holding the leadframe together. In another embodiment, the substrate comprises a second bonding compound filling the second recessed portion.
    Type: Application
    Filed: May 20, 2011
    Publication date: June 14, 2012
    Inventors: John Robert MCMILLAN, Xiao Yun CHEN, Tung Lok LI
  • Publication number: 20120146200
    Abstract: A substrate and a method of making thereof are disclosed. The substrate comprises an electrically conductive leadframe, the leadframe having a plurality of lands on a first side of the leadframe with a first recessed portion between the lands, and a plurality of routing leads on an opposing second side of the leadframe with a second recessed portion between the routing leads. The substrate also comprises a first bonding compound filling the first recessed portion. In one embodiment, the substrate also comprises a support material attached to the first bonding compound for holding the leadframe together. In another embodiment, the substrate comprises a second bonding compound filling the second recessed portion.
    Type: Application
    Filed: May 20, 2011
    Publication date: June 14, 2012
    Inventors: John Robert MCMILLAN, Xiao Yun CHEN, Tung Lok LI
  • Publication number: 20120146199
    Abstract: A substrate for integrated circuit package is disclosed. The substrate comprises an electrically conductive leadframe having a first side and an opposing second side. The substrate has a first bonding compound disposed in a first recessed portion of the first side and a second bonding compound disposed in at least a portion of a second recessed portion of the leadframe, selectively exposing a selected area of the leadframe on the second side. In an exemplary embodiment, the second bonding compound is a photolithographic material. A method of manufacturing a substrate for integrated circuit package is also disclosed.
    Type: Application
    Filed: October 6, 2011
    Publication date: June 14, 2012
    Applicant: QPL LIMITED
    Inventors: John Robert MCMILLAN, Xiao Yun CHEN, Tung Lok LI
  • Patent number: 8124462
    Abstract: A semiconductor including a selectively plated lead frame is disclosed. The lead frame contains a die pad and a plurality of lead fingers, where each lead finger is formed with a bonding pad on the center portion of the lead finger by selective plating. The surface area of the lead finger material is increased so the adhesion to molding material is improved. The edges of the lead finger tips are half etched to further increase the surface area of lead finger material. A method of manufacturing the lead frame is also provided.
    Type: Grant
    Filed: May 23, 2011
    Date of Patent: February 28, 2012
    Assignee: Blondwich Limited
    Inventor: Tung Lok Li
  • Publication number: 20120045870
    Abstract: A method of manufacturing a leadless integrated circuit (IC) package comprising an IC chip mounted on a metal leadframe and a plurality of electrical contacts electrically coupled to the IC chip. The IC chip, the electrical contacts, and a portion of the metal leadframe are covered with an encapsulation compound, with portions of the electrical contacts exposed on a bottom surface of the encapsulation compound. The electrical contacts of the IC package having metal traces connecting bonding areas on a top surface thereof and contact areas on a bottom surface thereof, wherein at least some of the bonding areas are laterally disposed from the contact areas connected thereto.
    Type: Application
    Filed: November 2, 2011
    Publication date: February 23, 2012
    Inventor: Tung Lok Li
  • Patent number: 8072053
    Abstract: A leadless integrated circuit (IC) package comprising an IC chip mounted on a metal leadframe and a plurality of electrical contacts electrically coupled to the IC chip. The IC chip, the electrical contacts, and a portion of the metal leadframe are covered with an encapsulation compound, with portions of the electrical contacts exposed on a bottom surface of the encapsulation compound. The electrical contacts of the IC package having metal traces connecting bonding areas on a top surface thereof and contact areas on a bottom surface thereof, wherein at least some of the bonding areas are laterally disposed from the contact areas connected thereto.
    Type: Grant
    Filed: June 5, 2009
    Date of Patent: December 6, 2011
    Assignee: Kaixin Inc.
    Inventor: Tung Lok Li
  • Publication number: 20110284495
    Abstract: Various structures and fabrication methods for leadless plastic chip carrier (QFN) packages which utilize carriers in strip format, wherein the leads (or terminals) are formed to be electrically isolated from one another within each unit and in which the units are formed to be electrically isolated from one another within the strip using chemical etching techniques.
    Type: Application
    Filed: September 20, 2007
    Publication date: November 24, 2011
    Applicant: ASAT LIMITED
    Inventors: Tung Lok Li, Kwok Cheung Tsang, Kin Pui Kwan
  • Publication number: 20110219611
    Abstract: A semiconductor including a selectively plated lead frame is disclosed. The lead frame contains a die pad and a plurality of lead fingers, where each lead finger is formed with a bonding pad on the center portion of the lead finger by selective plating. The surface area of the lead finger material is increased so the adhesion to molding material is improved. The edges of the lead finger tips are half etched to further increase the surface area of lead finger material. A method of manufacturing the lead frame is also provided.
    Type: Application
    Filed: May 23, 2011
    Publication date: September 15, 2011
    Applicant: BLONDWICH LIMITED
    Inventor: Tung Lok LI
  • Patent number: 7973394
    Abstract: A semiconductor including a selectively plated lead frame is disclosed. The lead frame contains a die pad and a plurality of lead fingers, where each lead finger is formed with a bonding pad on the center portion of the lead finger by selective plating. The surface area of the lead finger material is increased so the adhesion to molding material is improved. The edges of the lead finger tips are half etched to further increase the surface area of lead finger material. A method of manufacturing the lead frame is also provided.
    Type: Grant
    Filed: July 29, 2009
    Date of Patent: July 5, 2011
    Assignee: Blondwich Limited
    Inventor: Tung Lok Li
  • Publication number: 20110092027
    Abstract: In one aspect, an embodiment of an IC package includes an IC chip electrically connected to a substrate, a heatspreader disposed over the IC chip, wherein the heatspreader does not directly contact the IC chip, and an encapsulant material encapsulating at least a portion of the IC chip and a portion of the heatspreader such that a top portion of the heatspreader is exposed to the surroundings of the IC package. In another embodiment, the heatspreader comprises at least one castellation to improve adhesion to the encapsulation compound. A method of manufacturing such IC package is also disclosed.
    Type: Application
    Filed: December 21, 2010
    Publication date: April 21, 2011
    Applicant: GREEN ARROW ASIA LIMITED
    Inventor: Tung Lok LI
  • Patent number: 7875970
    Abstract: In one aspect, an embodiment of an IC package includes an IC chip electrically connected to a substrate, a heatspreader disposed over the IC chip, wherein the heatspreader does not directly contact the IC chip, and an encapsulant material encapsulating at least a portion of the IC chip and a portion of the heatspreader such that a top portion of the heatspreader is exposed to the surroundings of the IC package. In another embodiment, the heatspreader comprises at least one castellation to improve adhesion to the encapsulation compound. A method of manufacturing such IC package is also disclosed.
    Type: Grant
    Filed: July 29, 2009
    Date of Patent: January 25, 2011
    Assignee: Green Arrow Asia Limited
    Inventor: Tung Lok Li
  • Publication number: 20100314732
    Abstract: A semiconductor including a selectively plated lead frame is disclosed. The lead frame contains a die pad and a plurality of lead fingers, where each lead finger is formed with a bonding pad on the center portion of the lead finger by selective plating. The surface area of the lead finger material is increased so the adhesion to molding material is improved. The edges of the lead finger tips are half etched to further increase the surface area of lead finger material. A method of manufacturing the lead frame is also provided.
    Type: Application
    Filed: July 29, 2009
    Publication date: December 16, 2010
    Applicant: Blondwich Limited
    Inventor: Tung Lok LI
  • Publication number: 20100314728
    Abstract: A leadless integrated circuit (IC) package comprising an IC chip mounted on a metal leadframe and a plurality of electrical contacts electrically coupled to the IC chip. The leadframe having a spiral inductor etched therein.
    Type: Application
    Filed: June 16, 2010
    Publication date: December 16, 2010
    Inventor: Tung Lok Li