Patents by Inventor U In Chung

U In Chung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20010018787
    Abstract: A method for making a capacitor of a semiconductor memory device capable of providing increased capacitance without degraded resolution, as well as without the removal of any interlayer insulation layers upon formation of a lower electrode for the capacitor, wherein after formation of an access transistor on a semiconductor substrate, a first interlayer insulation layer for planarization of a surface of the semiconductor substrate and a second interlayer insulation layer for formation of the capacitor lower electrode are formed. After formation of an opening for exposing a part of an impurity diffusion region of the access transistor by etching a part of the first and second interlayer insulating layers, a spacer is formed within the opening. Further, after deposition of a conductive layer for the capacitor lower electrode onto a surface of the substrate, a planarization process is carried out until a part of the upper surface of the spacer is exposed.
    Type: Application
    Filed: December 18, 2000
    Publication date: September 6, 2001
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Chul-Ho Shin, U In Chung
  • Patent number: 5656337
    Abstract: A deposition rate of a dielectric material is varied with the electrical polarity of an underlying layer to obtain excellent deposition and planarization characteristics. A conductive layer and the underlying dielectric are surface-treated to have different electrical polarities so that the dielectric is formed by using the difference of deposition rates of the dielectric material between that on the conductive layer and that on the underlying dielectric. A CVD apparatus having a DC power source connected between a susceptor and a gas injection portion thereof is provided. The deposition and planarization can be performed at low temperatures and are simplified in process.
    Type: Grant
    Filed: August 31, 1994
    Date of Patent: August 12, 1997
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Seon Park, Myoung-Bum Lee, Chang-Gee Hong, Chang-Gyu Kim, U-In Chung
  • Patent number: 5629238
    Abstract: A method for forming a conductive line uses a fluorine doped oxide layer as an insulating layer between conductive lines. The method comprises the steps of: (a) forming a fluorine doped oxide layer on a semiconductor substrate on which a lower structure is formed; (b) etching the oxide layer of the region where a conductive line is to be formed, thereby forming a trench; (c) forming an insulating layer on the overall surface of the resultant substrate; depositing conductive material on the resultant substrate; and (e) etching back the conductive material so that the conductive material is left on the trench only, thereby forming a conductive line. In this method, the conductive line is formed of aluminum-containing material and the insulating layer is formed of silicon dioxide. In the present invention, the insulating layer is interposed between the fluorine doped oxide layer and the aluminum-containing conductive line and thus the conductive line is free from corrosion.
    Type: Grant
    Filed: November 14, 1995
    Date of Patent: May 13, 1997
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-hyun Choi, Hong-jae Shin, Byung-keun Hwang, U-in Chung
  • Patent number: 5604156
    Abstract: A wire forming method for a semiconductor device includes the steps of depositing an insulation material on a semiconductor substrate and patterning the insulation material to form a first insulation layer, forming a lower capping layer on the first insulation layer, etching the lower capping layer and the first insulation layer to form a first contact hole that exposes a first part of the semiconductor substrate, forming a wire layer over the capping layer and the first part of the semiconductor substrate, performing a chemical and mechanical polishing (CMP) process with respect to the wire layer and the lower capping layer to expose the first insulation layer, forming a second insulation layer over the wire layer and the first insulation layer, and etching the first and second insulation layers to form a second contact hole that exposes a second part of the semiconductor substrate.
    Type: Grant
    Filed: November 20, 1995
    Date of Patent: February 18, 1997
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: U-in Chung, Jae-duk Kim, Chang-ki Hong
  • Patent number: 5560778
    Abstract: A deposition rate of a dielectric material is varied with the electrical polarity of an underlying layer to obtain excellent deposition and planarization characteristics. A conductive layer and the underlying dielectric are surface-treated to have different electrical polarities so that the dielectric is formed by using the difference of deposition rates of the dielectric material between that on the conductive layer and that on the underlying dielectric. A CVD apparatus having a DC power source connected between a susceptor and a gas injection portion thereof is provided. The deposition and planarization can be performed at low temperatures and are simplified in process.
    Type: Grant
    Filed: June 5, 1995
    Date of Patent: October 1, 1996
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Seon Park, Myoung-Bum Lee, Chang-Gee Hong, Chang-Gyu Kim, U-In Chung
  • Patent number: 5303115
    Abstract: A circuit protection device in which a PTC element made from a PTC composition includes or has at a boundary thereof a mechanical stress riser. The device will be tripped by, and provide reversible protection against, a first set of fault conditions, and will also provide protection at least one time against a second, more severe, set of fault conditions which cause physical disruption of the device and which cause the device to have a substantially infinite resistance. Devices of the invention are useful in protecting against relatively high voltages.
    Type: Grant
    Filed: January 27, 1992
    Date of Patent: April 12, 1994
    Assignee: Raychem Corporation
    Inventors: Deepak Nayar, William C. Beadling, Thanh U. Chung, Martin Pineda