Patents by Inventor Uwe Schroeder

Uwe Schroeder has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6740555
    Abstract: A method for forming substantially uniformly thick, thermally grown, silicon dioxide material on a silicon body independent of axis. A trench is formed in a surface of the silicon body, such trench having sidewalls disposed in different crystallographic planes, one of such planes being the <100> crystallographic plane and another one of such planes being the <110> plane. A substantially uniform layer of silicon nitride is formed on the sidewalls. The trench, with the substantially uniform layer of silicon nitride, is subjected to a silicon oxidation environment with sidewalls in the <110> plane being oxidized at a higher rate than sidewalls in the <100> plane producing silicon dioxide on the silicon nitride layer having thickness over the <110> plane greater than over the <100> plane.
    Type: Grant
    Filed: September 29, 1999
    Date of Patent: May 25, 2004
    Assignees: Infineon Technologies AG, International Business Machines Corporation
    Inventors: Helmut Horst Tews, Alexander Michaelis, Stephan Kudelka, Uwe Schroeder, Raj Jammy, Ulrike Gruening
  • Patent number: 6740595
    Abstract: A method for eching a recess in a polysilicon region of a semiconductor device by applying a solution of NH4OH in water to the polysilicon.
    Type: Grant
    Filed: April 12, 2002
    Date of Patent: May 25, 2004
    Assignee: Infineon Technologies AG
    Inventors: Stephan Kudelka, Helmut Tews, Alexander Michaelis, Uwe Schroeder, Martin Popp, Kristin Schupke, Daniel Koehler
  • Publication number: 20040087045
    Abstract: An etching signal layer which is formed by a sequential gas phase deposition with a layer thickness of less than 20 nanometers, and which is composed of a metal oxide or of an oxide of rare earths is provided between a substrate, which is located underneath it, and a process layer. The etching signal layer produces an etching signal, which is independent of the stack layer systems that are to be removed, and contains two or more materials that contain silicon, and can be removed quickly and with narrow process tolerances. One substrate surface of the substrate is protected irrespective of the topography. Etching methods based on the etching signal layer can be carried out precisely, and can be used in a variable manner.
    Type: Application
    Filed: September 2, 2003
    Publication date: May 6, 2004
    Inventors: Thomas Hecht, Uwe Schroeder, Harald Seidl, Martin Gutsche, Stefan Jakschik, Stephan Kudelka, Albert Birner
  • Publication number: 20040082166
    Abstract: A dielectric barrier layer composed of a metal oxide is applied in thin layers with a thickness of less than 20 nanometers in the course of processing semiconductor devices by sequential gas phase deposition or molecular beam epitaxy in molecular individual layers on differently structured base substrates. The method allows, inter alias, effective conductive diffusion barriers to be formed from a dielectric material, an optimization of the layer thickness of the barrier layer, an increase in the temperature budget for subsequent process steps, and a reduction in the effort for removing the temporary barrier layers.
    Type: Application
    Filed: September 2, 2003
    Publication date: April 29, 2004
    Inventors: Thomas Hecht, Uwe Schroeder, Harald Seidl, Martin Gutsche, Stefan Jakschik, Stephan Kudelka, Albert Birner
  • Patent number: 6693016
    Abstract: The novel trench capacitors have a constant or increased capacitance. Materials for a second electrode region and if appropriate a first electrode region include a metallic material, a metal nitride, or the like, and/or a dielectric region is formed with a material with an increased dielectric constant. An insulation region is formed in the upper wall region of the trench after the first electrode region or the second electrode region has been formed, by selective and local oxidation.
    Type: Grant
    Filed: September 3, 2002
    Date of Patent: February 17, 2004
    Assignee: Infineon Technologies AG
    Inventors: Martin Gutsche, Thomas Hecht, Matthias Leonhardt, Uwe Schröder, Harald Seidl
  • Patent number: 6645839
    Abstract: A method for improving a doping profile using gas phase doping is described. In the method, silicon nitride and/or products of decomposition from a silicon nitride deposition are introduced in a process chamber before or during the actual gas phase doping. This allows the doping profile to be significantly improved.
    Type: Grant
    Filed: May 6, 2002
    Date of Patent: November 11, 2003
    Assignee: Infineon Technologies AG
    Inventors: Moritz Haupt, Anja Morgenschweis, Dietmar Ottenwälder, Uwe Schröder
  • Publication number: 20030194867
    Abstract: A method for etching a recess in a polysilicon region of a semiconductor device by applying a solution of NH4OH in water to the polysilicon.
    Type: Application
    Filed: April 12, 2002
    Publication date: October 16, 2003
    Applicant: Infineon Technologies North America Corp
    Inventors: Stephan Kudelka, Helmut Tews, Alexander Michaelis, Uwe Schroeder, Martin Popp, Kristin Schupke, Daniel Koehler
  • Patent number: 6620724
    Abstract: Semiconductor devices having deep trenches with fill material therein having low resistivity are provided along with methods of fabricating such semiconductor devices.
    Type: Grant
    Filed: May 9, 2002
    Date of Patent: September 16, 2003
    Assignees: Infineon Technologies AG, International Business Machines Corporation
    Inventors: Uwe Schroeder, Helmut Horst Tews, Irene McStay, Manfred Hauf, Matthias Goldbach, Bernhard Sell, Harald Seidl, Dirk Schumann, Rajarao Jammy, Joseph F. Shepard, Jr., Jean-Marc Rousseau
  • Patent number: 6613642
    Abstract: A method for increasing the surface area of an original surface in a semiconductor device is disclosed. In an exemplary embodiment of the invention, the method includes forming a layered mask upon the original surface, the layered mask including a masking layer thereatop having a varying thickness. An isotropic etch is then applied to the layered mask, which isotropic etch further removes exposed portions of the original surface as the layered mask is removed. Thereby, the isotropic etch enhances the non-uniformity of the masking layer and creates a non-uniformity in planarity of the original surface.
    Type: Grant
    Filed: December 13, 2001
    Date of Patent: September 2, 2003
    Assignee: International Business Machines Corporation
    Inventors: Stephen Rahn, Irene McStay, Helmut Horst Tews, Uwe Schroeder, Stephan Kudelka, Rajarao Jammy
  • Patent number: 6605860
    Abstract: A method for forming substantially uniformly thick, thermally grown, silicon dioxide material on a silicon body independent of bon axis. A trench is formed in a surface of the silicon body, such trench having sidewalls disposed in different crystallographic planes, one of such planes being the <100> crystallographic plane and another one of such planes being the <1 10> plane. A substantially uniform layer of silicon nitride is formed on the sidewalls. The trench, with the with substantially uniform layer of silicon nitride, is subjected to a silicon oxidation environment with sidewalls in the <110> plane being oxidized at a higher rate than sidewalls in the <100> plane producing silicon dioxide on the silicon nitride layer having thickness over the <110> plane greater than over the <100> plane.
    Type: Grant
    Filed: June 20, 2000
    Date of Patent: August 12, 2003
    Assignees: Infineon Technologies AG, International Business Machines Corporation
    Inventors: Helmut Horst Tews, Alexander Michaelis, Stephan Kudelka, Uwe Schroeder, Raj Jammy, Ulrike Gruening
  • Patent number: 6605838
    Abstract: A trench capacitor memory cell structure is provided with includes a vertical collar region that suppresses current leakage of an adjacent vertical parasitic transistor that exists between the vertical MOSFET and the underlying trench capacitor. The vertical collar isolation, which has a vertical length of about 0.50 &mgr;m or less, includes a first portion that is present partially outside the trench and a second portion that is present inside the trench. The first portion of the collar oxide is thicker than said second portion oxide thereby reducing parasitic current leakage.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: August 12, 2003
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corporation
    Inventors: Jack A. Mandelman, Rama Divakaruni, Gerd Fehlauer, Stephan Kudelka, Uwe Schroeder, Helmut H. Tews
  • Patent number: 6599798
    Abstract: The vertical DRAM capacitor with a buried LOCOS collar characterized by: a self-aligned bottle and gas phase doping; no consumption of silicon at the depth of the buried strap; no reduction of trench diameter; and a nitride layer to protect trench sidewalls during gas phase doping.
    Type: Grant
    Filed: July 24, 2001
    Date of Patent: July 29, 2003
    Assignee: Infineon Technologies AG
    Inventors: Helmut Tews, Stephan Kudelka, Uwe Schroeder, Rolf Weis
  • Publication number: 20030114018
    Abstract: The present invention provides a method for fabricating a semiconductor component having a substrate (1) and a dielectric layer (70) provided on or in the substrate (1), the dielectric layer (7) being deposited in alternating self-limiting monolayer form, in the form of at least two different precursors, by means of an ALD process. There is provision for conditioning of the surface of the substrate (1) prior to the deposition of a first monolayer of a first precursor with respect to a reactive ligand of the first precursor.
    Type: Application
    Filed: June 26, 2002
    Publication date: June 19, 2003
    Inventors: Martin Gutsche, Thomas Hecht, Stefan Jakschik, Matthias Leonhardt, Hans Reisinger, Uwe Schroeder, Kristin Schupke, Harald Seidl
  • Publication number: 20030114005
    Abstract: A method for increasing the surface area of an original surface in a semiconductor device is disclosed. In an exemplary embodiment of the invention, the method includes forming a layered mask upon the original surface, the layered mask including a masking layer thereatop having a varying thickness. An isotropic etch is then applied to the layered mask, which isotropic etch further removes exposed portions of the original surface as the layered mask is removed. Thereby, the isotropic etch enhances the non-uniformity of the masking layer and creates a non-uniformity in planarity of the original surface.
    Type: Application
    Filed: December 13, 2001
    Publication date: June 19, 2003
    Applicant: International Business Machines Corporation
    Inventors: Stephen Rahn, Irene McStay, Helmut Horst Tews, Uwe Schroeder, Stephan Kudelka, Rajarao Jammy
  • Patent number: 6559002
    Abstract: In a process for making a DT DRAM structure, the improvement of providing a surface area enhanced DT below the collar region and node capacitance that does not shrink with decreasing groundrule/cell size, comprising: a) providing a semiconductor substrate having a collar region and an adjacent region below the collar region, the collar region having SiO deposited thereon; b) depositing a SiN liner on said collar region and on the region below the collar; c) depositing a layer of a-Si on the SiN liner to form a micromask; d) subjecting the structure from step c) to an anneal/oxidation step under a wet environment at a sufficient temperature to form a plurality of oxide dot hardmasks; e) subjecting the SiN liner to an etch selective to SiO; f) subjecting the structure from step e) to a Si transfer etch using a chemical dry etch (CDE) selective to SiO to create rough Si surface; g) stripping SiO and the SiN; and forming a node and collar deposition.
    Type: Grant
    Filed: December 31, 2001
    Date of Patent: May 6, 2003
    Assignee: Infineon Technologies North America Corp.
    Inventors: Stephan Kudelka, Helmut Horst Tews, Stephen Rahn, Irene McStay, Uwe Schroeder
  • Patent number: 6548357
    Abstract: Two different gate conductor dielectric caps are used in the array and support device regions so that the bitline contact can be fabricated in the array region, but a thinner hard mask can be used for better linewidth control in the support device region. The thinner dielectric cap is made into dielectric spacers in the array device regions during support mask etching. These dielectric spacers allow for the array gate conductor resist line to be made smaller than the final gate conductor linewidth. This widens the array gate conductor processing window. The second dielectric cap layer improves linewidth control for the support devices and the array devices. Two separate gate conductor lithography steps and gate conductor dielectric etches are carried out in the present invention to optimize the gate conductor linewidth control in the array and support device regions. The gate conductors in the array and support devices regions are etched simultaneously to reduce production cost.
    Type: Grant
    Filed: April 8, 2002
    Date of Patent: April 15, 2003
    Assignees: International Business Machines Corporation, Infineon Technologies AG
    Inventors: Mary E. Weybright, Gary Bronner, Richard A. Conti, Ramachandra Divakaruni, Jeffrey Peter Gambino, Peter Hoh, Uwe Schroeder
  • Publication number: 20030020112
    Abstract: The vertical DRAM capacitor with a buried LOCOS collar characterized by: a self-aligned bottle and gas phase doping; no consumption of silicon at the depth of the buried strap; no reduction of trench diameter; and a nitride layer to protect trench sidewalls during gas phase doping.
    Type: Application
    Filed: September 10, 2002
    Publication date: January 30, 2003
    Inventors: Helmut Tews, Stephan Kudelka, Uwe Schroeder, Rolf Weis
  • Publication number: 20030020110
    Abstract: The vertical DRAM capacitor with a buried LOCOS collar characterized by: a self-aligned bottle and gas phase doping; no consumption of silicon at the depth of the buried strap; no reduction of trench diameter; and a nitride layer to protect trench sidewalls during gas phase doping.
    Type: Application
    Filed: July 24, 2001
    Publication date: January 30, 2003
    Inventors: Helmut Tews, Stephan Kudelka, Uwe Schroeder, Rolf Weis
  • Patent number: 6498061
    Abstract: A process for fabricating a single-sided semiconductor deep trench structure filled with polysilicon trench fill material includes the following steps. Form a thin film, silicon nitride, barrier layer over the trench fill material. Deposit a thin film of an amorphous silicon masking layer over the barrier layer. Perform an angled implant into portions of the amorphous silicon masking layer which are not in the shadow of the deep trench. Strip the undoped portions of the amorphous silicon masking layer from the deep trench. Then strip the newly exposed portions of barrier layer exposing a part of the trench fill polysilicon surface and leaving the doped, remainder of the amorphous silicon masking layer exposed. Counterdope the exposed part of the trench fill material. Oxidize exposed portions of the polysilicon trench fill material, and then strip the remainder of the masking layer.
    Type: Grant
    Filed: December 6, 2000
    Date of Patent: December 24, 2002
    Assignees: International Business Machines Corporation, Infineon Technologies AG
    Inventors: Rama Divakaruni, Stephan Kudelka, Helmut Tews, Irene McStay, Kil-Ho Lee, Uwe Schroeder
  • Patent number: 6486024
    Abstract: A method of using at least two insulative layers to form the isolation collar of a trench device, and the device formed therefrom. The first layer is preferably an oxide (e.g., silicon dioxide 116) formed on the trench substrate sidewalls, and is formed through a TEOS, LOCOS, or combined TEOS/LOCOS process. Preferably, both the TEOS process and the LOCOS process are used to form the first layer. The second layer is preferably a silicon nitride layer (114) formed on the oxide layer. The multiple layers function as an isolation collar stack for the trench. The dopant penetration barrier properties of the second layer permit the dielectric collar stack to be used as a self aligned mask for subsequent buried plate (120) doping.
    Type: Grant
    Filed: May 24, 2000
    Date of Patent: November 26, 2002
    Assignee: Infineon Technologies AG
    Inventors: Helmut Horst Tews, Alexander Michaelis, Stephan Kudelka, Uwe Schroeder, Ulrike Gruening