Patents by Inventor Vajeed Nimran

Vajeed Nimran has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180137853
    Abstract: A passive beamformer for ultrasound imaging. An ultrasound probe includes a plurality of ultrasound transducers and beamforming circuitry. Each of the ultrasound transducers is configured to convert ultrasonic signal into electrical signal. The beamforming circuitry is coupled to the plurality of ultrasound transducers. The beamforming circuitry includes a plurality of passive delay circuits and a passive hold circuit. One of the passive delay circuits is coupled to each of the ultrasound transducers. The passive hold circuit is coupled to the passive delay circuits to store a sum of the charges received from the delay circuits.
    Type: Application
    Filed: October 13, 2017
    Publication date: May 17, 2018
    Inventors: Ravikumar PATTIPAKA, Vajeed NIMRAN, Sandeep OSWAL
  • Patent number: 9240814
    Abstract: In certain embodiments, systems for receiving one or more echoes are provided. The system comprises a first attenuator, a first amplifier, and a second attenuator. The first attenuator is configured to receive the one or more echo signals, and generate a corresponding set of first attenuated echo signals, respectively, based on a number of signal strengths of the one or more echo signals. The first amplifier is configured to receive and amplify the set of first attenuated echo signals to thereby generate a set of first amplified echo signals corresponding to the one or more first attenuated echo signals, respectively. The second attenuator is configured to receive the set of first amplified echo signals and generate a set of second attenuated echo signals corresponding to the set of first amplified echo signals, respectively, based on a number of signal strengths of the set of first amplified echo signals, respectively.
    Type: Grant
    Filed: March 27, 2012
    Date of Patent: January 19, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Shabbir Amjhera Wala, Shagun Dusad, Sandeep Oswal, Vajeed Nimran
  • Publication number: 20150280662
    Abstract: The disclosure provides a time gain compensation (TGC) circuit. The TGC circuit includes an impedance network. A differential amplifier is coupled to the impedance network. The differential amplifier includes a first input port, a second input port, a first output port and a second output port. A first feedback resistor is coupled between the first input port and the first output port. A second feedback resistor is coupled between the second input port and the second output port. The impedance network provides a fixed impedance to the differential amplifier when a gain of the TGC circuit is changed from a maximum value to a minimum value.
    Type: Application
    Filed: March 3, 2015
    Publication date: October 1, 2015
    Inventors: Vajeed Nimran, Raja Sekhar, Sandeep Oswal, Shagun Dusad
  • Publication number: 20150256151
    Abstract: The disclosure provides a circuit that includes an integrator that generates an integrated signal in response to a current signal. A comparator is coupled to the integrator and receives the integrated signal and a primary reference voltage signal. The comparator generates a feedback signal. A switched capacitor network is coupled across the integrator. The feedback signal activates the switched capacitor network.
    Type: Application
    Filed: March 6, 2015
    Publication date: September 10, 2015
    Inventors: Rahul Sharma, Vajeed Nimran, Jagannathan Venkataraman, Sandeep Kesrimal Oswal
  • Patent number: 8920326
    Abstract: A mixer circuit includes three square wave mixers and a combiner. A first square wave mixer in the circuit multiplies an input signal with a first square wave. A second square wave mixer and a third square wave mixer in the circuit each multiplies the input signal with a second square wave and a third square wave respectively. The second and third square waves have a same frequency as the first square wave, but phases that respectively lead and lag the phase of the first square wave by a first value. The combiner adds the outputs of the mixers. A low-pass filter external to the mixer circuit filters the sum generated by the combiner to generate a filtered output. In an embodiment, the first value equals forty five degrees, and the filtered output is rendered free of products generated by third and fifth harmonics of the first square wave square.
    Type: Grant
    Filed: August 12, 2011
    Date of Patent: December 30, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Vajeed Nimran P A, Shabbir Amjhera Wala, Shagun Dusad, Sandeep Oswal, Visvesvaraya Appala Pentakota
  • Publication number: 20130258812
    Abstract: In certain embodiments, systems for receiving one or more echoes are provided. The system comprises a first attenuator, a first amplifier, and a second attenuator. The first attenuator is configured to receive the one or more echo signals, and generate a corresponding set of first attenuated echo signals, respectively, based on a number of signal strengths of the one or more echo signals. The first amplifier is configured to receive and amplify the set of first attenuated echo signals to thereby generate a set of first amplified echo signals corresponding to the one or more first attenuated echo signals, respectively. The second attenuator is configured to receive the set of first amplified echo signals and generate a set of second attenuated echo signals corresponding to the set of first amplified echo signals, respectively, based on a number of signal strengths of the set of first amplified echo signals, respectively.
    Type: Application
    Filed: March 27, 2012
    Publication date: October 3, 2013
    Applicant: Texas Instruments Incorporated
    Inventors: Shabbir Amjhera Wala, Shagun Dusad, Sandeep Oswal, Vajeed Nimran
  • Publication number: 20130039151
    Abstract: A mixer circuit includes three square wave mixers and a combiner. A first square wave mixer in the circuit multiplies an input signal with a first square wave. A second square wave mixer and a third square wave mixer in the circuit each multiplies the input signal with a second square wave and a third square wave respectively. The second and third square waves have a same frequency as the first square wave, but phases that respectively lead and lag the phase of the first square wave by a first value. The combiner adds the outputs of the mixers. A low-pass filter external to the mixer circuit filters the sum generated by the combiner to generate a filtered output. In an embodiment, the first value equals forty five degrees, and the filtered output is rendered free of products generated by third and fifth harmonics of the first square wave square.
    Type: Application
    Filed: August 12, 2011
    Publication date: February 14, 2013
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Vajeed Nimran P. A., Shabbir Amjhera Wala, Shagun Dusad, Sandeep Oswal, Visvesvaraya Appala Pentakota
  • Patent number: 7911256
    Abstract: A circuit includes a generating circuit that generates a current signal in response to an input signal, a first one of a plurality of integrators that generates a voltage signal from the current signal, a comparator that is responsive to the voltage signal to compare the voltage signal with a predefined voltage, a switching circuit that reconfigures a first capacitor and a second capacitor connected to the first one of the plurality of integrators to discharge the first capacitor and to enable the second capacitor to generate the voltage signal in response to the current signal, and an analog-to-digital converter to generate an output when a predefined time interval has elapsed. The output is obtained by adding a first charge value corresponding to a count of number of times the voltage signal reaches the predefined voltage in the predefined time interval and a second charge value from the analog-to-digital converter.
    Type: Grant
    Filed: August 14, 2009
    Date of Patent: March 22, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Jagannathan Venkataraman, Vajeed Nimran, Sandeep Oswal, Visveswaraya Pentakota
  • Publication number: 20100052741
    Abstract: A circuit includes a generating circuit that generates a current signal in response to an input signal, a first one of a plurality of integrators that generates a voltage signal from the current signal, a comparator that is responsive to the voltage signal to compare the voltage signal with a predefined voltage, a switching circuit that reconfigures a first capacitor and a second capacitor connected to the first one of the plurality of integrators to discharge the first capacitor and to enable the second capacitor to generate the voltage signal in response to the current signal, and an analog-to-digital converter to generate an output when a predefined time interval has elapsed. The output is obtained by adding a first charge value corresponding to a count of number of times the voltage signal reaches the predefined voltage in the predefined time interval and a second charge value from the analog-to-digital converter.
    Type: Application
    Filed: August 14, 2009
    Publication date: March 4, 2010
    Applicant: Texas Instruments Incorporated
    Inventors: Jagannathan VENKATARAMAN, Vajeed Nimran, Sandeep Oswal, Visveswaraya Pentakota