Patents by Inventor Voya Markovich

Voya Markovich has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060214010
    Abstract: A circuitized substrate in which selected ones of the signal conductors are substantially surrounded by shielding members which shield the conductors during passage of high frequency signals, e.g., to reduce noise. The shielding members may form solid members which lie parallel and/or perpendicular to the signal conductors, and may also be substantially cylindrical in shape to surround a conductive thru-hole which also forms part of the substrate. An electrical assembly and an information handling system are also defined.
    Type: Application
    Filed: April 11, 2006
    Publication date: September 28, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Benson Chan, Frank Egitto, Roy Magnuson, Voya Markovich, David Thomas
  • Publication number: 20060200977
    Abstract: A method of making a circuitized substrate in which at least one signal line used therein is shielded by a pair of opposingly positioned ground lines which in turn are electrically coupled to a ground plane located beneath the signal and ground lines and separated therefrom by a common interim dielectric layer. The substrate may form part of a larger structure such as a PCB, chip carrier or the like.
    Type: Application
    Filed: May 9, 2006
    Publication date: September 14, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: John Lauffer, Voya Markovich, Corey Seastrand, David Thomas
  • Publication number: 20060180936
    Abstract: A dielectric composition for forming a dielectric layer usable in circuitized substrates such as PCBs, chip carriers and the like, the composition including at least two fluoropolymers and two inorganic fillers. A circuitized substrate including at least one such dielectric layer and at least one conductive layer thereon is also provided.
    Type: Application
    Filed: March 28, 2006
    Publication date: August 17, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Voya Markovich, Kosta Papathomas
  • Publication number: 20060183316
    Abstract: A method of making a printed circuit board in which conductive thru-holes are formed within two dielectric layers of the board's structure so as to connect designated conductive layers. One hole connects two adjacent layers and the other connects two adjacent layers, including one of the conductive layers connected by the other hole. It is also possible to connect all three conductive layers using one or more holes. The resulting holes may be filled, e.g., with metal plating, or conductive or non-conductive paste. In the case of the latter, it is also possible to provide a top covering conductive layer over the paste, e.g., to serve as a pad or the like on the board's external surface.
    Type: Application
    Filed: April 5, 2006
    Publication date: August 17, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: James Larnerd, John Lauffer, Voya Markovich, Kostas Papathomas
  • Patent number: 7083901
    Abstract: A layer for use in a modular assemblage for supporting ICES is formed with metal contacts for assembly by making a sandwich of metal interconnect members between two layers of dielectric; drilling holes through the dielectric, stopping on a metal layer bonded to the bottom surface of the module; forming blind holes stopping on the interconnect members; and plating metal through the volume of the via, both full and blind holes, thereby forming vertical and horizontal connections in a layer that be stacked to form complex interconnect assemblies.
    Type: Grant
    Filed: October 1, 2002
    Date of Patent: August 1, 2006
    Assignee: International Business Machines Corporation
    Inventors: Frank D. Egitto, Voya Markovich, Thomas R. Miller, Douglas O. Powell, James R. Wilcox
  • Patent number: 7078816
    Abstract: A circuitized substrate comprising a first layer comprised of a dielectric material including a resin material including a predetermined quantity of particles therein and not including continuous fibers, semi-continuous fibers or the like as part thereof, and at least one circuitized layer positioned on the dielectric first layer. An electrical assembly and a method of making the substrate is also provided, as is a circuitized structure including the circuitized substrate in combination with other circuitized substrates having lesser dense thru-hole patterns. An information handling system incorporating the circuitized substrate of the invention as part thereof is also provided.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: July 18, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Voya Markovich, Cheryl Palomaki, Kostas Papathomas, David L. Thomas
  • Publication number: 20060151202
    Abstract: A material for use as part of an internal resistor within a circuitized substrate includes a polymer resin and a quantity of nano-powders including a mixture of at least one metal component and at least one ceramic component. The ceramic component may be a ferroelectric ceramic and/or a high surface area ceramic and/or a transparent oxide and/or a dope manganite. Alternatively, the material will include the polymer resin and nano-powders, with the nano-powders comprising at least one metal coated ceramic and/or at least one oxide coated metal component. A circuitized substrate adapted for using such a material and resistor therein and a method of making such a substrate are also provided. An electrical assembly (substrate and at least one electrical component) and an information handling system (e.g., personal computer) are also provided.
    Type: Application
    Filed: July 5, 2005
    Publication date: July 13, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra Das, John Lauffer, Voya Markovich
  • Publication number: 20060154501
    Abstract: A material for use as part of an internal capacitor within a circuitized substrate includes a polymer resin and a quantity of nano-powders including a mixture of at least one metal component and at least one ferroelectric ceramic component, the ferroelectric ceramic component nano-particles having a particle size substantially in the range of between about 0.01 microns and about 0.9 microns and a surface within the range of from about 2.0 to about 20 square meters per gram. A circuitized substrate adapted for using such a material and capacitor therein and a method of making such a substrate are also provided. An electrical, assembly (substrate and at least one electrical component) and an information handling system (e.g., personal computer) are also provided.
    Type: Application
    Filed: January 4, 2006
    Publication date: July 13, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra Das, John Lauffer, Voya Markovich, Mark Poliks
  • Publication number: 20060154434
    Abstract: A method of forming a capacitive substrate in which first and second conductors are formed opposite a dielectric, with one of these electrically coupled to a thru-hole connection. Each functions as an electrode for the resulting capacitor. The substrate is then adapted for being incorporated within a larger structure to form a circuitized substrate such as a printed circuit board or a chip carrier. Additional capacitors are also possible.
    Type: Application
    Filed: July 5, 2005
    Publication date: July 13, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra Das, John Lauffer, Voya Markovich, James Matthews
  • Publication number: 20060131755
    Abstract: A method of making a circuitized substrate comprising a first layer comprised of a dielectric material including a resin material including a predetermined quantity of particles therein and not including continuous fibers, semi-continuous fibers or the like as part thereof, and at least one circuitized layer positioned on the dielectric first layer.
    Type: Application
    Filed: February 9, 2006
    Publication date: June 22, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Voya Markovich, Cheryl Palomaki, Kostas Papathomas, David Thomas
  • Publication number: 20060125103
    Abstract: An information handling system which includes as part thereof a circuitized substrate comprising a first layer comprised of a dielectric material including a resin material including a predetermined quantity of particles therein and not including continuous fibers, semi-continuous fibers or the like as part thereof, and at least one circuitized layer positioned on the dielectric first layer.
    Type: Application
    Filed: February 10, 2006
    Publication date: June 15, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Voya Markovich, Cheryl Palomaki, Kostas Papathomas, David Thomas
  • Publication number: 20060123626
    Abstract: A method of making a circuitized substrate assembly wherein the assembly includes individual circuitized substrates bonded together. The substrates each include at least one opening, and a cover is placed over one of the openings and a quantity of conductive paste is positioned thereon prior to bonding the substrates. At least some of the paste is then forced up into an opening in the other substrate as a result of the bonding.
    Type: Application
    Filed: February 9, 2006
    Publication date: June 15, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: James Fuller, John Lauffer, Voya Markovich
  • Publication number: 20060121722
    Abstract: A method of making a printed circuit board in which openings of different length are formed using a cover atop one of the openings to prevent dielectric material from an interim layer of heat-deformable dielectric material from entering the opening when the sub-composite having the opening therein is bonded to a second sub-composite. The bonded sub-composites are then provided with a second opening which extends there-through, this second opening being longer than the first. Pins of an electrical component may then be inserted within the first and second openings of different length.
    Type: Application
    Filed: January 19, 2006
    Publication date: June 8, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Norman Card, Benson Chan, Richard Day, John Lauffer, Roy Magnuson, Voya Markovich
  • Publication number: 20060121738
    Abstract: A method of treating a conductive layer to assure enhanced adhesion of the layer to selected dielectric layers used to form a circuitized substrate. The conductive layer includes at least one surface with the appropriate roughness to enable such adhesion and also good signal passage if the layer is used as a signal layer. The method is extendible to the formation of such substrates, including to the formation of multilayered substrates having many conductive and dielectric layers. Such substrates may include one or more electrical components (e.g., semiconductor chips) mounted thereon and may also be mounted themselves onto other substrates.
    Type: Application
    Filed: January 9, 2006
    Publication date: June 8, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Frank Egitto, Stephen Krasniak, John Lauffer, Voya Markovich, Luis Matienzo
  • Publication number: 20060110898
    Abstract: A circuitized substrate in which two conductive layers (e.g., electroplated copper foil) are bonded (e.g., laminated) to an interim dielectric layer. Each of the two foil surfaces which physically bond to the dielectric are smooth (e.g., preferably by chemical processing) and include a thin, organic layer thereon, while the outer surfaces of both foils are also smooth (e.g., preferably also using a chemical processing step). One of these resulting conductive layers may function as a ground or voltage plane while the other may function as a signal plane with a plurality of individual signal lines as part thereof. An electrical assembly and an information handling system utilizing such a circuitized substrate are also provided, as is a method of making the substrate.
    Type: Application
    Filed: November 19, 2004
    Publication date: May 25, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: John Lauffer, Voya Markovich, Michael Wozniak
  • Publication number: 20060054870
    Abstract: A dielectric composition which is adapted for combining with a supporting material (e.g., fiber-glass cloth) to form a dielectric layer usable in circuitized substrates such as PCBs, chip carriers and the like. As such a layer, it includes a resin, a predetermined percentage by weight of a filler, and, significantly, only a minor amount of bromine. A circuitized substrate comprised of one or more of these dielectric layers and one or more conductive layers is also provided.
    Type: Application
    Filed: November 3, 2005
    Publication date: March 16, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Voya Markovich, Kostas Papathomas
  • Publication number: 20060023439
    Abstract: A multi-chip electronic package which utilizes an organic, laminate chip carrier and a pair of semiconductor chips positioned on an upper surface of the carrier in a stacked orientation. The organic, laminate chip carrier is comprised of a plurality of conductive planes and dielectric layers and couples one or both of the chips to underlying conductors on the bottom surface thereof. The carrier may include a high-speed portion to assure high-frequency connection between the semiconductor chips and may also include an internal capacitor and/or thermally conductive member for enhanced operational capabilities. The first chip, e.g., an ASIC chip, is solder bonded to the carrier while the second chip, e.g., a memory chip, is secured to the first chip's upper surface and coupled to the carrier using a plurality of wirebond connections.
    Type: Application
    Filed: September 30, 2005
    Publication date: February 2, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Lawrence Fraley, Voya Markovich
  • Publication number: 20060022303
    Abstract: A circuitized substrate comprised of at least one dielectric material having an electrically conductive pattern thereon. At least part of the pattern is used as the first layer of an organic memory device which further includes at least a second dielectric layer over the pattern and a second pattern aligned with respect to the lower part for achieving several points of contact to thus form the device. The substrate is preferably combined with other dielectric-circuit layered assemblies to form a multilayered substrate on which can be positioned discrete electronic components (e.g., a logic chip) coupled to the internal memory device to work in combination therewith. An electrical assembly capable of using the substrate is also provided, as is an information handling system adapted for using one or more such electrical assemblies as part thereof.
    Type: Application
    Filed: July 28, 2004
    Publication date: February 2, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Subahu Desai, How Lin, John Lauffer, Voya Markovich, David Thomas
  • Publication number: 20060022310
    Abstract: An electrical assembly which includes a circuitized substrate comprised of an organic dielectric material having a first electrically conductive pattern thereon. At least part of the dielectric layer and pattern form the first, base portion of an organic memory device, the remaining portion being a second, polymer layer formed over the part of the pattern and a second conductive circuit formed on the polymer layer. A second dielectric layer if formed over the second conductive circuit and first circuit pattern to enclose the organic memory device. The device is electrically coupled to a first electrical component through the second dielectric layer and this first electrical component is electrically coupled to a second electrical component. A method of making the electrical assembly is also provided, as is an information handling system adapted for using one or more such electrical assemblies as part thereof.
    Type: Application
    Filed: July 28, 2004
    Publication date: February 2, 2006
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: Frank Egitto, John Lauffer, How Lin, Voya Markovich, David Thomas
  • Patent number: 6992896
    Abstract: A multi-chip electronic package which utilizes an organic, laminate chip carrier and a pair of semiconductor chips positioned on an upper surface of the carrier in a stacked orientation. The organic, laminate chip carrier is comprised of a plurality of conductive planes and dielectric layers and couples one or both of the chips to underlying conductors on the bottom surface thereof. The carrier may include a high-speed portion to assure high-frequency connection between the semiconductor chips and may also include an internal capacitor and/or thermally conductive member for enhanced operational capabilities. The first chip, e.g., an ASIC chip, is solder bonded to the carrier while the second chip, e.g., a memory chip, is secured to the first chip's upper surface and coupled to the carrier using a plurality of wirebond connections.
    Type: Grant
    Filed: September 15, 2003
    Date of Patent: January 31, 2006
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Lawrence R. Fraley, Voya Markovich