Patents by Inventor Wayne Garrett

Wayne Garrett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020070771
    Abstract: An output driver circuit and current control technique to facilitate high-speed buses with low noise is used to interface with high-speed dynamic RAMs (DRAMs). The architecture includes the following components: an input isolation block (120), an analog voltage divider (104), an input comparator (125), a sampling latch (130), a current control counter (115), and a bitwise output driver (output driver A 107 and output driver B 111).
    Type: Application
    Filed: September 12, 2001
    Publication date: June 13, 2002
    Inventors: Billy Wayne Garrett, John B. Dillon, Michael Tak-Kei Ching, William F. Stonecypher, Andy Peng-Pui Chan, Matthew M. Griffin, Nancy David Dillon
  • Patent number: 6370668
    Abstract: The present invention provides a high data bandwidth memory system capable of operating in non-chip-kill and chip-kill modes. In chip-kill mode, cycle multiplexing, bit multiplexing, and time and space multiplexing are used to read/write data and syndrome across a group of memory devices. Current command packet formats are adapted to communicate with the group of memory devices in chip-kill mode.
    Type: Grant
    Filed: September 14, 1999
    Date of Patent: April 9, 2002
    Assignee: Rambus INC
    Inventors: Billy Wayne Garrett, Jr., Frederick Abbott Ware, Craig E. Hampel, Richard M. Barth, Don Stark, Abhijit Mukund Abhyankar, Catherine Yuhjung Chen, Thomas J. Sheffler, Ely K. Tsern, Steven Cameron Woo
  • Publication number: 20020017929
    Abstract: An output driver circuit and current control technique to facilitate high-speed buses with low noise is used to interface with high-speed dynamic RAMs (DRAMs). The architecture includes the following components: an input isolation block (120), an analog voltage divider (104), an input comparator (125), a sampling latch (130), a current control counter (115), and a bitwise output driver (output driver A 107 and output driver B 111).
    Type: Application
    Filed: June 14, 2001
    Publication date: February 14, 2002
    Inventors: Billy Wayne Garrett, John B. Dillon, Michael Tak-Kei Ching, William F. Stonecypher, Andy Peng-Pui Chan, Matthew M. Griffin, Nancy David Dillon
  • Patent number: 6294934
    Abstract: An output driver circuit and current control technique to facilitate high-speed buses with low noise is used to interface with high-speed dynamic RAMs (DRAMs). The architecture includes the following components: an input isolation block (120), an analog voltage divider (104), an input comparator (125), a sampling latch (130), a current control counter (115), and a bitwise output driver (output driver A 107 and output driver B 111).
    Type: Grant
    Filed: April 26, 2000
    Date of Patent: September 25, 2001
    Assignee: Rambus Inc.
    Inventors: Billy Wayne Garrett, Jr., John B. Dillon, Michael Tak-Kei Ching, William F. Stonecypher, Andy Peng-Pui Chan, Matthew M. Griffin
  • Patent number: 6266730
    Abstract: A high frequency bus system which insures uniform arrival times of high-fidelity signals to the devices on the high frequency bus, despite the use of the bus on modules and connectors. A high frequency bus system includes a first bus segment having one or more devices connected between a first and a second end. The first bus segment has at least a pair of transmission lines for propagating high frequency signals and the devices are coupled to the pair of transmission lines. The high frequency bus system also includes a second bus segment which has no devices connected to it. The second bus segment also has at least a pair of transmission lines for propagating high frequency signals. The first end of the first segment and second end of the second segment are coupled in series to form a chain of segments and when two signals are introduced to the first end of the second bus segment at the substantially the same time, they arrive at each device connected to the first bus segment at substantially the same time.
    Type: Grant
    Filed: February 18, 2000
    Date of Patent: July 24, 2001
    Assignee: Rambus Inc.
    Inventors: Donald V. Perino, Billy Wayne Garrett, Jr., Haw-Jyh Liaw, David Nguyen, Srinivas Nimmagadda, James A. Gasbarro, Richard DeWitt Crisp
  • Patent number: 6094075
    Abstract: An output driver circuit and current control technique to facilitate high-speed buses with low noise is used to interface with high-speed dynamic RAMs (DRAMs). The architecture includes the following components: an input isolation block (120), an analog voltage divider (104), an input comparator (125), a sampling latch (130), a current control counter (115), and a bitwise output driver (output driver A 107 and output driver B 111).
    Type: Grant
    Filed: August 27, 1998
    Date of Patent: July 25, 2000
    Assignee: Rambus Incorporated
    Inventors: Billy Wayne Garrett, Jr., John B. Dillon, deceased, Michael Tak-Kei Ching, William F. Stonecypher, Andy Peng-Pui Chan, Matthew M. Griffin
  • Patent number: 6067594
    Abstract: A high frequency bus system which insures uniform arrival times of high-fidelity signals to the devices on the high frequency bus, despite the use of the bus on modules and connectors. A high frequency bus system includes a first bus segment having one or more devices connected between a first and a second end. The first bus segment has at least a pair of transmission lines for propagating high frequency signals and the devices are coupled to the pair of transmission lines. The high frequency bus system also includes a second bus segment which has no devices connected to it. The second bus segment also has at least a pair of transmission lines for propagating high frequency signals. The first end of the first segment and second end of the second segment are coupled in series to form a chain of segments and when two signals are introduced to the first end of the second bus segment at the substantially the same time, they arrive at each device connected to the first bus segment at substantially the same time.
    Type: Grant
    Filed: September 26, 1997
    Date of Patent: May 23, 2000
    Assignee: Rambus, Inc.
    Inventors: Donald V. Perino, Billy Wayne Garrett, Jr., Haw-Jyh Liaw, David Nguyen, Srinivas Nimmagadda, James A. Gasbarro, Richard DeWitt Crisp
  • Patent number: 5956284
    Abstract: Additional operating modes are provided to enhance the functionality and performance of a memory system. In one embodiment, a unique bit mask is supplied with the write data used in each column access. In an alternate embodiment, a bit mask register and byte mask register are provided to support bit level and byte level masking. The bit mask and write data registers are realized as a single register to provide the functionality while minimizing component space and cost. In another embodiment, a separate bit mask and byte mask are provided. The byte mask is loaded with mask data in one cycle and is used during the next "q" column write accesses. This structure provides for operating modes with no bit masking, with bit masks supplied for every row access, and with bit masks supplied with every column access.
    Type: Grant
    Filed: October 6, 1998
    Date of Patent: September 21, 1999
    Assignee: Rambus Inc.
    Inventors: Frederick A. Ware, John B. Dillon, Richard M. Barth, Billy Wayne Garrett, Jr., John Girdner Atwood, Jr., Michael P. Farmwald, Richard DeWitt Crisp
  • Patent number: 5940340
    Abstract: Additional operating modes are provided to enhance the functionality and performance of a memory system. In one embodiment, a unique bit mask is supplied with the write data used in each column access. In an alternate embodiment, a bit mask register and byte mask register are provided to support bit level and byte level masking. The bit mask and write data registers are realized as a single register to provide the functionality while minimizing component space and cost. In another embodiment, a separate bit mask and byte mask are provided. The byte mask is loaded with mask data in one cycle and is used during the next "q" column write accesses. This structure provides for operating modes with no bit masking, with bit masks supplied for every row access, and with bit masks supplied with every column access.
    Type: Grant
    Filed: May 16, 1997
    Date of Patent: August 17, 1999
    Assignee: Rambus, Inc.
    Inventors: Frederick A. Ware, John B. Dillon, Richard M. Barth, Billy Wayne Garrett, Jr., John Girdner Atwood, Jr., Michael P. Farmwald, Richard DeWitt Crisp
  • Patent number: 5850623
    Abstract: A method for providing a standard Raman spectrum from a sample uses a particular Raman spectrometry apparatus or any similar Raman spectrometry apparatus, which is used to simultaneously irradiate a reference material and at least one sample, thereby obtaining their respective convolved Raman spectra. Using a defined standard energy dispersion characteristic and a standard Raman spectrum of the reference material, a convolution function is determined and applied to produce a deconvolved Raman spectrum of the sample. This deconvolved spectrum is multiplied by a defined standard photometric response function to produce a standard Raman spectrum of the sample.
    Type: Grant
    Filed: October 9, 1997
    Date of Patent: December 15, 1998
    Assignee: Eastman Chemical Company
    Inventors: Howard Smith Carman, Jr., Daniel Charles Alsmeyer, Carlos Humberto Juarez-Garcia, Aaron Wayne Garrett, Bruce Edwin Wilson, Vincent Alvin Nicely
  • Patent number: 5844855
    Abstract: Additional operating modes are provided to enhance the functionality and performance of a memory system. In one embodiment, a unique bit mask is supplied with the write data used in each column access. In an alternate embodiment, a bit mask register and byte mask register are provided to support bit level and byte level masking. The bit mask and write data registers are realized as a single register to provide the functionality while minimizing component space and cost. In another embodiment, a separate bit mask and byte mask are provided. The byte mask is loaded with mask data in one cycle and is used during the next "q" column write accesses. This structure provides for operating modes with no bit masking, with bit masks supplied for every row access, and with bit masks supplied with every column access.
    Type: Grant
    Filed: May 16, 1997
    Date of Patent: December 1, 1998
    Assignee: Rambus, Inc.
    Inventors: Frederick A. Ware, John B. Dillon, Richard M. Barth, Billy Wayne Garrett, Jr., John Girdner Atwood, Jr., Michael P. Farmwald, Richard DeWitt Crisp
  • Patent number: 5680361
    Abstract: Additional modes are provided to enhance the functionality and performance of a memory system. In one embodiment, a unique bit mask is supplied with the write data used in each column access. In an alternate embodiment, a bit mask register and byte mask register are provided to support bit level and byte level masking. The bit mask and write data registers are realized as a single register to provide the functionality while minimizing component space and cost. In another embodiment, a separate bit mask and byte mask are provided. The byte mask is loaded with mask data in one cycle and is used during the next "q" column write accesses. This structure provides for operating modes with no bit masking, with bit masks supplied for every row access, and with bit masks supplied with every column access.
    Type: Grant
    Filed: February 14, 1995
    Date of Patent: October 21, 1997
    Assignee: Rambus, Inc.
    Inventors: Frederick A. Ware, John B. Dillon, Richard M. Barth, Billy Wayne Garrett, Jr., John Girdner Atwood, Jr., Michael P. Farmwald, Richard DeWitt Crisp
  • Patent number: 4351419
    Abstract: A single-acting, clearance sensing slack adjuster for brakes is provided. The slack adjuster includes a displaceable brake actuation assembly (28), a rotatable driving member (52), a rotatable intermediate member (60) and a rotatable driven member (56). The driven member is in driving relationship with a rotatable adjustment member (50) which is rotatable in a given direction to advance a brake friction member (32) to maintain the running clearance (38) within predetermined limits. A linear to rotational motion assembly (76-80) is provided to rotate the driving member in the slack decreasing direction of rotation in response to greater than predetermined movement (82) of the brake actuation assembly. A first coil clutch (20) couples the driving and intermediate members while a second coil clutch (72) couples the intermediate and driven members.
    Type: Grant
    Filed: May 7, 1980
    Date of Patent: September 28, 1982
    Assignee: Eaton Corporation
    Inventors: Wayne Garrett, Richard F. Neuman
  • Patent number: 4001701
    Abstract: An electric circuit with a plurality of inputs, each input receiving a train of pulses. Each pulse of each train sets a latch of cross-coupled logic gates to an output of logic 1. A clock generating regular voltage pulses is connected in parallel to the latches so as to reset the output of each gate to logic 0 in series with each other. The plurality of outputs from the latches is passed through a common gate to form the output train of pulses as an addition of the plural inputs.
    Type: Grant
    Filed: September 25, 1975
    Date of Patent: January 4, 1977
    Assignee: Combustion Engineering, Inc.
    Inventors: John B. Rosso, Sheyrl Wayne Garrett