Patents by Inventor Wei-Tsun Shiau

Wei-Tsun Shiau has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070117304
    Abstract: A wafer has a trench, a STI layer formed in the trench, an HfO2-containing gate dielectric covering the wafer and the STI layer, a gate electrode formed on the HfO2-containing gate dielectric, and at least a spacer formed beside the gate electrode. An ion bombardment utilizing Ar, He, O2, CHF3 or mixture thereof is performed to convert the exposed HfO2-containing gate dielectric to an intergraded layer, and a wet chemical is utilized to remove the intergraded layer.
    Type: Application
    Filed: January 19, 2007
    Publication date: May 24, 2007
    Inventors: Jeng-Huey Hwang, Wei-Tsun Shiau, Chien-Ting Lin, Jiunn-Ren Hwang
  • Publication number: 20070099423
    Abstract: A method of removing a metal silicide layer on a gate electrode in a semiconductor manufacturing process is disclosed, in which the gate electrode, a metal silicide layer, a spacer, a silicon nitride cap layer, and a dielectric layer have been formed. The method includes performing a chemical mechanical polishing process to polish the dielectric layer using the silicon nitride cap layer as a polishing stop layer to expose the silicon nitride cap layer over the gate electrode; removing the exposed silicon nitride cap layer to expose the metal silicide layer; and performing a first etching process to remove the metal silicide layer on the gate electrode.
    Type: Application
    Filed: November 1, 2005
    Publication date: May 3, 2007
    Inventors: Cheng-Kuen Chen, Chih-Ning Wu, Wei-Tsun Shiau, Wen-Fu Yu
  • Publication number: 20070090491
    Abstract: A semiconductor structure with silicon on insulator is disclosed in this present invention. The semiconductor structure at least comprises a first substrate and a second substrate. The crystal orientation of the first substrate is in a first orientation favorable for dicing the semiconductor structure into chips, and the crystal orientation of the second substrate is in a second crystal orientation favorable to the electron carrier mobility. Hence, this invention can efficiently improve the yield of the semiconductor device by reducing the fracture during dicing. Additionally, this invention can improve the performance of the semiconductor device by raising the electron mobility in the substrate.
    Type: Application
    Filed: October 19, 2006
    Publication date: April 26, 2007
    Inventors: Jiunn-Ren Hwang, Wei-Tsun Shiau
  • Publication number: 20070082445
    Abstract: A metal-gate complementary metal-oxide-semiconductor (CMOS) device is disclosed. The CMOS device includes a PMOS transistor formed on a first area of a substrate and a NMOS transistor formed on a second area of the substrate and being coupled to the PMOS transistor. The PMOS transistor includes a first gate stack consisting of a first dielectric layer, a first single-layer metal directly stacked on the first dielectric layer, and a first conductive capping layer directly stacked on the first single-layer metal. The NMOS transistor includes a second gate stack consisting of a second dielectric layer, a second single-layer metal directly stacked on the second dielectric layer, and a second conductive capping layer directly stacked on the second single-layer metal.
    Type: Application
    Filed: December 10, 2006
    Publication date: April 12, 2007
    Inventors: Chih-Wei Yang, Yi-Sheng Hsieh, Wei-Min Lin, Wei-Tsun Shiau
  • Publication number: 20070075379
    Abstract: A metal-oxide-semiconductor transistor device is disclosed, in which, a silicon nitride spacer has been formed but is removed after an ion implantation process to form a source/drain region and a salicide process to form a metal silicide layer on the surface of the source/drain region and the gate electrode are performed. The metal silicide layer comprises silicon, nickel and at least one metal selected from a group consisting of iridium, iron, cobalt, platinum, palladium, molybdenum, and tantalum; therefore, when the silicon nitride spacer is removed by etching, the metal silicide layer is not damaged.
    Type: Application
    Filed: April 26, 2006
    Publication date: April 5, 2007
    Inventors: Chih-Ning Wu, Chung - Ju Lee, Wei-Tsun Shiau
  • Publication number: 20070075378
    Abstract: A metal-oxide-semiconductor (MOS) transistor device is provided. The MOS transistor device includes a substrate, a gate structure, a spacer, a source/drain region and a barrier layer. The gate structure is disposed on the substrate. The gate structure includes a gate and a gate dielectric layer disposed between the gate and the substrate. The spacer is disposed on the sidewall of the gate structure. The source/drain region is disposed in the substrate on two sides of the spacer. The barrier layer is disposed around the source/drain region. The source/drain region and the barrier layer are fabricated using an identical material. However, the doping concentration of the source/drain region is larger than the doping concentration of the barrier layer.
    Type: Application
    Filed: October 5, 2005
    Publication date: April 5, 2007
    Inventors: Huan-Shun Lin, Chen-Hua Tsai, Wei-Tsun Shiau, Hsien-Liang Meng, Hung-Lin Shih
  • Publication number: 20070072402
    Abstract: A method of fabricating a semiconductor device is disclosed. The method includes defining an electrode on a semiconductor substrate; forming a spacer on at least one sidewall of the electrode; performing a process operation on the semiconductor substrate using the spacer as a mask and forming a material layer on the top or the surface of the semiconductor substrate and the electrode; and removing the spacer by steps of performing a wet etching process at a temperature in a range of 100° C. to 150° C. to etch the spacer using an acid solution containing phosphoric acid as an etchant. With respect to another aspect, a method of removing a spacer is also disclosed. The method includes performing a wet etching process at a temperature in a range of 100° C. to 150° C. to etch the spacer using an acid solution containing phosphoric acid as an etchant.
    Type: Application
    Filed: September 29, 2005
    Publication date: March 29, 2007
    Inventors: Chung - Ju Lee, Chih-Ning Wu, Wei-Tsun Shiau
  • Publication number: 20070072353
    Abstract: A method of fabricating strained-silicon transistors includes providing a semiconductor substrate, in which the semiconductor substrate contains a gate structure thereon; performing an etching process to form two recesses corresponding to the gate structure within the semiconductor substrate; performing an oxygen flush on the semiconductor substrate; performing a cleaning process on the semiconductor substrate; and performing a selective epitaxial growth (SEG) to form an epitaxial layer in each recess for forming a source/drain region.
    Type: Application
    Filed: September 23, 2005
    Publication date: March 29, 2007
    Inventors: Chih-Ning Wu, Hsin Tai, Chung - Ju Lee, Wei-Tsun Shiau
  • Publication number: 20070072378
    Abstract: A method of manufacturing a metal-oxide-semiconductor transistor device is disclosed. In the method, a silicon nitride spacer is formed and will be removed after an ion implantation process used to form a source/drain region and a salicide process used to form a metal silicide layer on the surface of the source/drain region and the gate electrode. The metal silicide layer is formed to comprise silicon (Si), nickel (Ni) and at least one metal selected from a group consisting of iridium (Ir), iron (Fe), cobalt (Co), platinum (Pt), palladium (Pd), molybdenum (Mo), and tantalum (Ta); therefore, when the silicon nitride spacer is removed by etching, the metal silicide layer is not damaged.
    Type: Application
    Filed: August 8, 2006
    Publication date: March 29, 2007
    Inventors: Chih-Ning Wu, Chung - Ju Lee, Wei-Tsun Shiau
  • Publication number: 20070072358
    Abstract: A method of manufacturing a metal-oxide-semiconductor transistor device is disclosed. In the method, a silicon nitride spacer is formed and will be removed after an ion implantation process to form a source/drain region and a salicide process to form a metal silicide layer on the surface of the source/drain region and the gate electrode. The metal silicide layer is formed to comprise silicon (Si), nickel (Ni) and at least one metal selected from a group consisting of iridium (Ir), iron (Fe), cobalt (Co), platinum (Pt), palladium (Pd), molybdenum (Mo), and tantalum (Ta); therefore, when the silicon nitride spacer is removed by etching, the metal silicide layer is not damaged.
    Type: Application
    Filed: September 29, 2005
    Publication date: March 29, 2007
    Inventors: Chih-Ning Wu, Chung - Ju Lee, Wei-Tsun Shiau
  • Patent number: 7186657
    Abstract: A wafer has a trench, a STI layer formed in the trench, an HfO2-containing gate dielectric covering the wafer and the STI layer, a gate electrode formed on the HfO2-containing gate dielectric, and at least a spacer formed beside the gate electrode. The wafer is preheated and a bromine-rich gas plasma is provided to remove portions of the HfO2-containing gate dielectric.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: March 6, 2007
    Assignee: United Microelectronics Corp.
    Inventors: Jeng-Huey Hwang, Wei-Tsun Shiau, Chien-Ting Lin, Jiunn-Ren Hwang
  • Publication number: 20070048958
    Abstract: A three-dimensional multi-gate device has a silicon fin, a gate structure, and a stress-adjusting layer. The gate structure contacts with three surface of the silicon fin to form a three-dimensional gate structure. The stress-adjusting layer is disposed on the gate structure to provide stress along the direction parallel to the channel length of the gate structure. The stress helps promote the mobility of the charges in the channel region under the gate structure and improve the electrical performance such as drive current and DIBL of the three-dimensional multi-gate device.
    Type: Application
    Filed: August 23, 2005
    Publication date: March 1, 2007
    Inventors: Wen-Shiang Liao, Wei-Tsun Shiau
  • Publication number: 20070045750
    Abstract: A metal oxide semiconductor transistor comprising a first doping type substrate, an isolation layer, a plurality of gates, a masking layer, a gate oxide layer, a plurality of second doping type source/drain regions and spacers. The first doping type substrate has a plurality of trenches patterning out a plurality of first doping type strips. The isolation layer is disposed within the trenches. The gates is disposed over the first doping type strips and oriented in a direction perpendicular to the first doping type strips. The masking layer is disposed over the first doping type substrate. The gate oxide layer is disposed between the sidewall of the first doping type strips and the gate. The second doping type source/drain regions are disposed in the first doping type strip on each side of the gate. The spacers are disposed on the sidewalls of the gates and the first doping type strips.
    Type: Application
    Filed: August 29, 2005
    Publication date: March 1, 2007
    Inventors: Wen-Shiang Liao, Wei-Tsun Shiau
  • Publication number: 20070024321
    Abstract: A CMOS transistor device including a tensile-stressed NMOS transistor and a PMOS transistor is disclosed. The NMOS transistor includes a gate, a gate oxide layer between the gate and semiconductor substrate, a silicon oxide offset spacer on sidewalls of the gate, N type lightly doped source/drain implanted into the semiconductor substrate next to the silicon oxide offset spacer, N type heavily doped source/drain implanted into the semiconductor substrate next to the N type lightly doped source/drain, and tensile-stressed silicon nitride layer covering the gate, the N type lightly doped source/drain, and the N type heavily doped source/drain.
    Type: Application
    Filed: July 26, 2005
    Publication date: February 1, 2007
    Inventors: Chien-Ting Lin, Liang-Wei Chen, Che-Hua Hsu, Meng-Lin Lee, Hui-Chen Chang, Wei-Tsun Shiau
  • Publication number: 20060286730
    Abstract: A semiconductor structure and a method for forming the semiconductor structure are provided. The method for forming a semiconductor structure of the present invention may include the following steps. First, a substrate is provided, wherein a gate is formed over the substrate, and a plurality of offspacers are formed over a sidewall of the gate. Then, a source/drain trench is formed in the substrate at two sides of the gate respectively. Next, an outermost offspacer of the offspacers is removed to expose a flat surface on a surface of the substrate. Thereafter, the source/drain trenches are filled to form a source/drain region. Then, a lightly doped drain (LDD) region is formed in a portion of the substrate under the flat surface.
    Type: Application
    Filed: June 15, 2005
    Publication date: December 21, 2006
    Inventors: Yi-Cheng Liu (Alex Liu), Jiunn-Ren Hwang, Wei-Tsun Shiau
  • Patent number: 7145208
    Abstract: A MOS transistor including a substrate, a gate dielectric layer on the substrate, a stacked gate on the gate dielectric layer, and a source/drain in the substrate beside the stacked gate is provided. In particular, the stacked gate includes, from bottom to top, a first barrier layer, an interlayer, a work-function-dominating layer, a second barrier layer and a poly-Si layer, wherein the work-function-dominating layer includes a metallic material.
    Type: Grant
    Filed: June 25, 2004
    Date of Patent: December 5, 2006
    Assignee: United Microelectronics Corp.
    Inventors: Chih-Wei Yang, Yi-Sheng Hsieh, Wei-Min Lin, Wen-Tai Chiang, Wei-Tsun Shiau
  • Patent number: 7135365
    Abstract: First, a substrate having a plurality of NMOS transistor regions and PMOS transistor regions is provided. The substrate further includes a plurality of gate structures respectively positioned in the NMOS transistor regions and the PMOS transistor regions. A high-tensile thin film is then formed on the substrate and the plurality of gate structures. Subsequently, an annealing process is performed, and the high-tensile thin film is removed after the annealing process.
    Type: Grant
    Filed: March 30, 2005
    Date of Patent: November 14, 2006
    Assignee: United Microelectronics Corp.
    Inventors: Yi-Cheng Liu, Wen-Chi Chen, Tzu-Yun Chang, Bang-Chiang Lan, Cheng-Tung Huang, Wei-Tsun Shiau, Kuan-Yang Liao
  • Publication number: 20060228843
    Abstract: A method of fabricating semiconductor devices is provided. A plurality of gate structures is formed over a substrate. A source region and a drain region are formed in the substrate and adjacent to sidewalls of each gate structure. A self-aligned salicide block (SAB) layer is formed over the substrate to cover the gate structures and the exposed surface of the substrate. An anneal process is performed. The SAB layer creates a tension stress during the anneal process so that the substrate under the gate structures is subjected to the tension stress. A portion of the SAB layer is removed to expose a portion of the gate structures and a portion of the surface of the substrate. A salicide process is performed.
    Type: Application
    Filed: April 12, 2005
    Publication date: October 12, 2006
    Inventors: Alex Liu, Cheng-Tung Huang, Wei-Tsun Shiau, Kuan-Yang Liao
  • Publication number: 20060228847
    Abstract: First, a substrate having a plurality of NMOS transistor regions and PMOS transistor regions is provided. The substrate further includes a plurality of gate structures respectively positioned in the NMOS transistor regions and the PMOS transistor regions. A high-tensile thin film is then formed on the substrate and the plurality of gate structures. Subsequently, an annealing process is performed, and the high-tensile thin film is removed after the annealing process.
    Type: Application
    Filed: March 30, 2005
    Publication date: October 12, 2006
    Inventors: Yi-Cheng Liu, Wen-Chi Chen, Tzu-Yun Chang, Bang-Chiang Lan, Cheng-Tung Huang, Wei-Tsun Shiau, Kuan-Yang Liao
  • Publication number: 20060172476
    Abstract: The invention is directed to a method for manufacturing a fin field effect transistor including a fully silicidated gate electrode. The method is suitable for a substrate including a fin structure, a straddle gate, a source/drain region and a dielectric layer formed thereon, wherein the straddle gate straddles over the fin structure, the source/drain region is located in a portion of the fin structure exposed by the straddle gate and the dielectric layer covers the substrate. The method includes steps of performing a planarization process to remove a portion of the dielectric layer and the first salicide layer until the surface of the straddle gate is exposed and performing a salicide process to convert the straddle gate into a fully silicidated gate electrode.
    Type: Application
    Filed: February 2, 2005
    Publication date: August 3, 2006
    Inventors: Wen-Shiang Liao, Wei-Tsun Shiau, Kuan-Yang Liao