Patents by Inventor Wei-Tsun Shiau

Wei-Tsun Shiau has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060099763
    Abstract: A method of manufacturing a metal-oxide-semiconductor (MOS) transistor device is disclosed. A semiconductor substrate having a main surface is prepared. A gate dielectric layer is formed on the main surface. A gate electrode is patterned on the gate dielectric layer. The gate electrode has vertical sidewalls and a top surface. A liner is formed on the vertical sidewalls of the gate electrode. A silicon nitride spacer is formed on the liner. The main surface is then ion implanted using the gate electrode and the silicon nitride spacer as an implantation mask, thereby forming a source/drain region of the MOS transistor device in the main surface. The silicon nitride spacer is removed. A silicon nitride cap layer that borders the liner is deposited. The silicon nitride cap layer has a specific stress status.
    Type: Application
    Filed: October 28, 2004
    Publication date: May 11, 2006
    Inventors: Yi-Cheng Liu, Jiunn-Ren Hwang, Wei-Tsun Shiau, Cheng-Tung Huang, Kuan-Yang Liao
  • Publication number: 20060094195
    Abstract: A method of manufacturing a metal-oxide-semiconductor (MOS) transistor device is disclosed. A semiconductor substrate having a main surface is prepared. A gate dielectric layer is formed on the main surface. A gate electrode is patterned on the gate dielectric layer. The gate electrode has vertical sidewalls and a top surface. A liner is formed on the vertical sidewalls of the gate electrode. A silicon nitride spacer is formed on the liner. The main surface is then ion implanted using the gate electrode and the silicon nitride spacer as an implantation mask, thereby forming a source/drain region of the MOS transistor device in the main surface. The silicon nitride spacer is removed. A silicon nitride cap layer that borders the liner is deposited. The silicon nitride cap layer has a specific stress status.
    Type: Application
    Filed: November 8, 2005
    Publication date: May 4, 2006
    Inventors: Yi-Cheng Liu, Jiunn-Ren Hwang, Wei-Tsun Shiau, Cheng-Tung Huang, Kuan-Yang Liao
  • Publication number: 20060040482
    Abstract: A method for fabricating a MOS transistor is described. A gate dielectric layer, a first barrier layer, an interlayer, a work-function-dominating layer, a second barrier layer and a poly-Si layer are sequentially formed on a substrate. The interlayer is capable of adjusting the work function of the work-function-dominating layer and wetting the surface of the first barrier layer. The above layers are then patterned into a gate, and a source/drain is formed in the substrate beside the gate.
    Type: Application
    Filed: November 3, 2005
    Publication date: February 23, 2006
    Inventors: Chih-Wei Yang, Yi-Sheng Hsieh, Wei-Min Lin, Wen-Tai Chiang, Wei-Tsun Shiau
  • Publication number: 20060019451
    Abstract: A wafer has a trench, a STI layer formed in the trench, an HfO2-containing gate dielectric covering the wafer and the STI layer, a gate electrode formed on the HfO2-containing gate dielectric, and at least a spacer formed beside the gate electrode. The wafer is preheated and a bromine-rich gas plasma is provided to remove portions of the HfO2-containing gate dielectric.
    Type: Application
    Filed: July 22, 2004
    Publication date: January 26, 2006
    Inventors: Jeng-Huey Hwang, Wei-Tsun Shiau, Chien-Ting Lin, Jiunn-Ren Hwang
  • Publication number: 20060019452
    Abstract: A wafer has a trench, a STI layer formed in the trench, an HfO2-containing gate dielectric covering the wafer and the STI layer, a gate electrode formed on the HfO2-containing gate dielectric, and at least a spacer formed beside the gate electrode. The wafer is preheated and a bromine-rich gas plasma is provided to remove portions of the HfO2-containing gate dielectric.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 26, 2006
    Inventors: Jeng-Huey Hwang, Wei-Tsun Shiau, Chien-Ting Lin, Jiunn-Ren Hwang
  • Publication number: 20060011949
    Abstract: A metal-gate complementary metal-oxide-semiconductor (CMOS) device is disclosed. The CMOS device includes a PMOS transistor formed on a first area of a substrate and a NMOS transistor formed on a second area of the substrate and being coupled to the PMOS transistor. The PMOS transistor includes a first gate stack consisting of a first dielectric layer, a first single-layer metal directly stacked on the first dielectric layer, and a first conductive capping layer directly stacked on the first single-layer metal. The NMOS transistor includes a second gate stack consisting of a second dielectric layer, a second single-layer metal directly stacked on the second dielectric layer, and a second conductive capping layer directly stacked on the second single-layer metal.
    Type: Application
    Filed: June 24, 2005
    Publication date: January 19, 2006
    Inventors: Chih-Wei Yang, Yi-Sheng Hsieh, Wei-Min Lin, Wei-Tsun Shiau
  • Publication number: 20050287727
    Abstract: A method for fabricating a MOS transistor is described. A gate dielectric layer, a first barrier layer, an interlayer, a work-function-dominating layer, a second barrier layer and a poly-Si layer are sequentially formed on a substrate. The interlayer is capable of adjusting the work function of the work-function-dominating layer and wetting the surface of the first barrier layer. The above layers are then patterned into a gate, and a source/drain is formed in the substrate beside the gate.
    Type: Application
    Filed: June 25, 2004
    Publication date: December 29, 2005
    Inventors: Chih-Wei Yang, Yi-Sheng Hsieh, Wei-Min Lin, Wen-Tai Chiang, Wei-Tsun Shiau
  • Patent number: 6888181
    Abstract: A three-dimensional Triple-Gate (Tri-gate) device having a three-sided strained silicon channel and superior drive current is provided. The Tri-gate device includes a composite fin structure consisting of a silicon germanium core and a three-sided strained silicon epitaxy layer grown from surface of said silicon germanium core. A gate strip wraps a channel portion of the composite fin structure. Two distal end portions of the composite fin structure not covered by the gate strip constitute source/drain regions of the Tri-gate device. A high quality gate insulating layer is interposed between the composite fin structure and the gate strip.
    Type: Grant
    Filed: March 18, 2004
    Date of Patent: May 3, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Shiang Liao, Wei-Tsun Shiau
  • Publication number: 20050087811
    Abstract: A method of fabricating a double gate MOSFET device is provided. The present invention overetches a silicon layer overlying a buried oxide layer using a hard mask of cap oxide on the silicon layer as an etching mask. As a result, source, drain and channel regions are formed extending from the buried oxide layer, and a pair of recesses are formed under the channel regions in the buried oxide layer. The channel is a fin structure with a top surface and two opposing parallelly sidewalls. The bottom recess is formed under each opposing sidewall of the fin structure. A conductive gate layer is formed straddling the fin structures. The topography of the conductive gate layer significantly deviates from the conventional plainer profile due to the bottom recess structures under the channel regions, and a more uniformly distributed doped conductive gate layer can be obtained.
    Type: Application
    Filed: October 29, 2004
    Publication date: April 28, 2005
    Inventors: Wen-Shiang Liao, Wei-Tsun Shiau
  • Patent number: 6855588
    Abstract: A method of fabricating a double gate MOSFET device is provided. The present invention overetches a silicon layer overlying a buried oxide layer using a hard mask of cap oxide on the silicon layer as an etching mask. As a result, source, drain and channel regions are formed extending from the buried oxide layer, and a pair of recesses are formed under the channel regions in the buried oxide layer. The channel is a fin structure with a top surface and two opposing parallelly sidewalls. The bottom recess is formed under each opposing sidewall of the fin structure. A conductive gate layer is formed straddling the fin structures. The topography of the conductive gate layer significantly deviates from the conventional plainer profile due to the bottom recess structures under the channel regions, and a more uniformly distributed doped conductive gate layer can be obtained.
    Type: Grant
    Filed: October 7, 2003
    Date of Patent: February 15, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Shiang Liao, Wei-Tsun Shiau
  • Patent number: 6853031
    Abstract: A structure of a Trapezoid-Triple-Gate Field Effect Transistor (FET) includes a plurality of trapezoid pillars being transversely formed on an crystalline substrate or Silicon-On-Insulator (SOI) wafer. The trapezoid pillars can juxtapose with both ends connected each other. Each trapezoid pillar has a source, a channel region, and a drain aligned in longitudinal direction and a gate latitudinally superposes the channel region of the trapezoid pillar. The triple gate field effect transistor comprises a dielectric layer formed between the channel region and the conductive gate structure.
    Type: Grant
    Filed: April 17, 2003
    Date of Patent: February 8, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Shiang Liao, Jiunn-Ren Hwang, Wei-Tsun Shiau
  • Patent number: 6835623
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Grant
    Filed: February 24, 2003
    Date of Patent: December 28, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Publication number: 20040206990
    Abstract: A structure of a Trapezoid-Triple-Gate Field Effect Transistor (FET) includes a plurality of trapezoid pillars being transversely formed on an crystalline substrate or Silicon-On-Insulator (SOI) wafer. The trapezoid pillars can juxtapose with both ends connected each other. Each trapezoid pillar has a source, a channel region, and a drain aligned in longitudinal direction and a gate latitudinally superposes the channel region of the trapezoid pillar. The triple gate field effect transistor comprises a dielectric layer formed between the channel region and the conductive gate structure.
    Type: Application
    Filed: April 17, 2003
    Publication date: October 21, 2004
    Inventors: Wen-Shiang Liao, Jiunn-Ren Hwang, Wei-Tsun Shiau
  • Publication number: 20040195622
    Abstract: A semiconductor structure with silicon on insulator is disclosed in this present invention. The semiconductor structure at least comprises a first substrate and a second substrate. The crystal direction of the first substrate is in a first direction favorable for dicing the semiconductor structure into chips, and the crystal direction of the second substrate is in a second crystal direction favorable to the electron carrier mobility. Hence, this invention can efficiently improve the yield of the semiconductor device by reducing the fracture during dicing. Additionally, this invention can improve the performance of the semiconductor device by raising the electron mobility in the substrate.
    Type: Application
    Filed: April 7, 2003
    Publication date: October 7, 2004
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Jiunn-Ren Hwang, Wei-Tsun Shiau
  • Publication number: 20030155600
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Application
    Filed: February 24, 2003
    Publication date: August 21, 2003
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Patent number: 6563175
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Grant
    Filed: September 24, 2001
    Date of Patent: May 13, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Publication number: 20030057496
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Application
    Filed: September 24, 2001
    Publication date: March 27, 2003
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu