Patents by Inventor Wen-Zhan Zhou

Wen-Zhan Zhou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140257761
    Abstract: A method for controlling semiconductor production through use of a hybrid Focus Exposure Matrix (FEM) model includes taking measurements of a set of structures formed onto a substrate. The method further includes using a FEM model to determine focus and exposure conditions used to form the structure The model was created through use of measurements of structures formed on a substrate under varying focus and exposure conditions, the measurements being taken using both an optical measurement tool and a scanning electron microscope.
    Type: Application
    Filed: May 24, 2013
    Publication date: September 11, 2014
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Yen-Liang Chen, Kai-Hsiung Chen, Chih-Ming Ke, Ho-Yung David Hwang
  • Publication number: 20140253901
    Abstract: A method for controlling semiconductor production through use of a Focus Exposure Matrix (FEM) model includes taking measurements of characteristics of a two-dimensional mark formed onto a substrate, the two-dimensional mark including two different patterns along two different cut-lines, and comparing the measurements with a FEM model to determine focus and exposure conditions used to form the two-dimensional mark. The FEM model was created using measurements taken of corresponding two-dimensional marks formed onto a substrate under varying focus and exposure conditions.
    Type: Application
    Filed: May 24, 2013
    Publication date: September 11, 2014
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Chen-Ming Wang, Kai-Hsiung Cheng, Chih-Ming Ke, Ho-Yung David Hwang
  • Patent number: 8828858
    Abstract: Interlayer dielectric gap fill processes are enhanced by forming gate spacers with a tapered profile. Embodiments include forming a gate electrode on a substrate, depositing a spacer material over the gate electrode and substrate, the spacer layer having a first surface nearest the gate electrode and substrate, a second surface furthest from the gate electrode and substrate, and a continuously increasing etch rate from the first surface to the second surface, and etching the spacer layer to form a spacer on each side of the gate electrode. Embodiments further include forming the spacer layer by depositing a spacer material and continuously decreasing the density of the spacer material during deposition or depositing a carbon-containing spacer material and causing a gradient of carbon content in the spacer layer.
    Type: Grant
    Filed: January 19, 2012
    Date of Patent: September 9, 2014
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Xuesong Rao, Chim Seng Seet, Hai Cong, Zheng Zou, Alex See, Yun Ling Tan, Wen Zhan Zhou, Lup San Leong
  • Publication number: 20140050439
    Abstract: A method and a device are provided for diffracting incident light from a lithographic scanner in an IC process flow. Embodiments include forming a diffraction grating in a first layer on a semiconductor substrate; and forming a plurality of lithographic alignment marks in a second layer, overlying the first layer, wherein the diffraction grating has a width and a length greater than or equal to a width and length, respectively, of the plurality of lithographic alignment marks.
    Type: Application
    Filed: August 17, 2012
    Publication date: February 20, 2014
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Hui LIU, Wen Zhan Zhou, Zheng Zou, Qun Ying Lin, Alex Kai Hung See
  • Publication number: 20130328201
    Abstract: Semiconductor devices and methods of making thereof are disclosed. The semiconductor device includes a substrate prepared with a first dielectric layer formed thereon. The dielectric layer includes at least first, second and third contact regions. A second dielectric layer is disposed over the first dielectric layer. The device also includes at least first, second and third via contacts disposed in the second dielectric layer. The via contacts are coupled to the respective underlying contact regions and the via contacts do not extend beyond the underlying contact regions.
    Type: Application
    Filed: June 6, 2013
    Publication date: December 12, 2013
    Inventors: Zhehui WANG, Kwee Liang YEO, Hai CONG, Huang LIU, Wen Zhan ZHOU
  • Publication number: 20130187202
    Abstract: Interlayer dielectric gap fill processes are enhanced by forming gate spacers with a tapered profile. Embodiments include forming a gate electrode on a substrate, depositing a spacer material over the gate electrode and substrate, the spacer layer having a first surface nearest the gate electrode and substrate, a second surface furthest from the gate electrode and substrate, and a continuously increasing etch rate from the first surface to the second surface, and etching the spacer layer to form a spacer on each side of the gate electrode. Embodiments further include forming the spacer layer by depositing a spacer material and continuously decreasing the density of the spacer material during deposition or depositing a carbon-containing spacer material and causing a gradient of carbon content in the spacer layer.
    Type: Application
    Filed: January 19, 2012
    Publication date: July 25, 2013
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Xuesong Rao, Chim Seng Seet, Hai Cong, Zheng Zou, Alex See, Yun Ling Tan, Wen Zhan Zhou, Lup San Leong
  • Patent number: 8492236
    Abstract: Interlayer dielectric gap fill processes are enhanced by forming gate spacers with a step-like or tapered profile. Embodiments include forming a gate electrode on a substrate, depositing a spacer material over the gate electrode, etching the spacer material to form a first spacer on each side of the gate electrode, and pulling back the first spacers to form second spacers which have a step-like profile. Embodiments further include depositing a second spacer material over the gate electrode and the second spacers, and etching the second spacer material to form a third spacer on each second spacer, the second and third spacers forming an outwardly tapered composite spacer.
    Type: Grant
    Filed: January 12, 2012
    Date of Patent: July 23, 2013
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Xuesong Rao, Chim Seng Seet, Hai Cong, Zheng Zou, Alex See, Yun Ling Tan, Wen Zhan Zhou, Lup San Leong, Huang Liu
  • Publication number: 20130181259
    Abstract: Interlayer dielectric gap fill processes are enhanced by forming gate spacers with a step-like or tapered profile. Embodiments include forming a gate electrode on a substrate, depositing a spacer material over the gate electrode, etching the spacer material to form a first spacer on each side of the gate electrode, and pulling back the first spacers to form second spacers which have a step-like profile. Embodiments further include depositing a second spacer material over the gate electrode and the second spacers, and etching the second spacer material to form a third spacer on each second spacer, the second and third spacers forming an outwardly tapered composite spacer.
    Type: Application
    Filed: January 12, 2012
    Publication date: July 18, 2013
    Inventors: Xuesong Rao, Chim Seng Seet, Hai Cong, Zheng Zou, Alex See, Yun Ling Tan, Wen Zhan Zhou, Lup San Leong, Huang Liu
  • Patent number: 7966142
    Abstract: A method for assessing metrology tool accuracy is described. Multi-variable regression is used to define the accuracy of a metrology tool such that the interaction between different measurement parameters is taken into account. A metrology tool under test (MTUT) and a reference metrology tool (RMT) are used to measure a set of test profiles. The MTUT measures the test profiles to generate a MTUT data set for a first measurement parameter. The RMT measures the test profiles to generate RMT data sets for the first measurement parameter, and at least a second measurement parameter. Multi-variable regression is then performed to generate a best-fit plane for the data sets. The coefficient of determination (R2 value) represents the accuracy index of the MTUT.
    Type: Grant
    Filed: April 15, 2008
    Date of Patent: June 21, 2011
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Wen Zhan Zhou, Zheng Zou, Jasper Goh, Mei Sheng Zhou
  • Publication number: 20090258445
    Abstract: A method for assessing metrology tool accuracy is described. Multi-variable regression is used to define the accuracy of a metrology tool such that the interaction between different measurement parameters is taken into account. A metrology tool under test (MTUT) and a reference metrology tool (RMT) are used to measure a set of test profiles. The MTUT measures the test profiles to generate a MTUT data set for a first measurement parameter. The RMT measures the test profiles to generate RMT data sets for the first measurement parameter, and at least a second measurement parameter. Multi-variable regression is then performed to generate a best-fit plane for the data sets. The coefficient of determination (R2 value) represents the accuracy index of the MTUT.
    Type: Application
    Filed: April 15, 2008
    Publication date: October 15, 2009
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD.
    Inventors: Wen Zhan ZHOU, Zheng ZOU, Jasper GOH, Mei Sheng ZHOU
  • Patent number: 7553678
    Abstract: A method for detecting semiconductor-manufacturing conditions includes providing a photomask with a plurality of pattern areas each having a plurality of test lines with different pitches, exposing a plurality of wafer with the photomask in different manufacturing conditions, measuring the critical dimensions of the plurality of pattern areas, generating a library of relationships between the pitches and the critical dimension of the pattern areas, exposing a test wafer in an unknown manufacturing condition, finding out a relationships between the pitches and the critical dimension of the pattern areas of the test wafer, searching for a most similar relationship in the library, and detecting a set of manufacturing parameters used to expose the test wafer.
    Type: Grant
    Filed: March 17, 2006
    Date of Patent: June 30, 2009
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Zhan Zhou, Jin Yu, Kai-Hung Alex See
  • Patent number: 7527900
    Abstract: An OPC method includes providing a primary mask having a primary pattern, forming an assist mask having a correction pattern substantially complementary to the primary pattern, and forming a reticle by overlapping the primary mask and the assist mask. The light transmittance of the correction pattern is adjustable so as to equalize the light intensity distribution of the primary mask.
    Type: Grant
    Filed: November 10, 2005
    Date of Patent: May 5, 2009
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Zhan Zhou, Jin Yu, Kai-Hung Alex See
  • Publication number: 20070220458
    Abstract: A method for detecting semiconductor-manufacturing conditions includes providing a photomask with a plurality of pattern areas each having a plurality of test lines with different pitches, exposing a plurality of wafer with the photomask in different manufacturing conditions, measuring the critical dimensions of the plurality of pattern areas, generating a library of relationships between the pitches and the critical dimension of the pattern areas, exposing a test wafer in an unknown manufacturing condition, finding out a relationships between the pitches and the critical dimension of the pattern areas of the test wafer, searching for a most similar relationship in the library, and detecting a set of manufacturing parameters used to expose the test wafer.
    Type: Application
    Filed: March 17, 2006
    Publication date: September 20, 2007
    Inventors: Wen-Zhan Zhou, Jin Yu, Kai-Hung Alex See
  • Publication number: 20070167110
    Abstract: A multi-zone carrier head includes a housing; a retaining ring secured to a lower edge of the housing; a backing plate having a plurality of non-concentric pressure zones defined by a plurality of isolated apertures on the backing plate; wherein the backing plate has a wafer side and a non-wafer side, the wafer side facing a backside of a wafer during a CMP operation; and a plurality of pneumatic bladder for independently controlling pressure exerted in the respective non-concentric pressure zones on the backside of the wafer during the CMP operation.
    Type: Application
    Filed: January 16, 2006
    Publication date: July 19, 2007
    Inventors: Yu-Hsiang Tseng, Kai-Hung Alex See, Mei-Sheng Zhou, Jin Yu, Zheng Zou, Wen-Zhan Zhou
  • Patent number: 7238619
    Abstract: A via-first dual damascene process is disclosed. When forming trench lines directly above two small pitched, dense via openings having diameter that is substantially equal to the line width of the trench lines, the trench photoresist is biased on the via openings to partially mask the sidewalls of the two dense via openings. By doing this, via-to-via bridging defects can be avoided.
    Type: Grant
    Filed: July 6, 2005
    Date of Patent: July 3, 2007
    Assignee: United Microelectronics Corp.
    Inventors: Wen-Zhan Zhou, Hong Ma, Kuang-Yeh Chang
  • Publication number: 20070105023
    Abstract: An OPC method includes providing a primary mask having a primary pattern, forming an assist mask having a correction pattern substantially complementary to the primary pattern, and forming a reticle by overlapping the primary mask and the assist mask. The light transmittance of the correction pattern is adjustable so as to equalize the light intensity distribution of the primary mask.
    Type: Application
    Filed: November 10, 2005
    Publication date: May 10, 2007
    Inventors: Wen-Zhan Zhou, Jin Yu, Kai-Hung Alex See
  • Publication number: 20070010092
    Abstract: A via-first dual damascene process is disclosed. When forming trench lines directly above two small pitched, dense via openings having diameter that is substantially equal to the line width of the trench lines, the trench photoresist is biased on the via openings to partially mask the sidewalls of the two dense via openings. By doing this, via-to-via bridging defects can be avoided.
    Type: Application
    Filed: July 6, 2005
    Publication date: January 11, 2007
    Inventors: Wen-Zhan Zhou, Hong Ma, Kuang-Yeh Chang
  • Patent number: 6777145
    Abstract: The present invention relates to a test structure which is formed on a reticle simultaneously with a pattern that will be used to build an integrated circuit device. The test structure comprises a large rectangular end and several rectangular shapes that extend from one side of the rectangular end in a parallel array. The width of the rectangular shape extensions is equal to the spacing between them and is the same as the width of the minimum feature size in the lithographic process to be monitored. A CD SEM is used to measure the edge width of the convex and concave sections of the structure as printed in photoresist at various focus settings and a plot of edge width vs. focus setting is generated. The intersection of the lines representing the convex section and concave section measurements indicates the best focus setting for the lithographic process.
    Type: Grant
    Filed: May 30, 2002
    Date of Patent: August 17, 2004
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Wen-Zhan Zhou, Hui-Kow Lim, Teng Hwee Ng, Ron Lopez, Goswami Indranil
  • Publication number: 20030224252
    Abstract: The present invention relates to a test structure which is formed on a reticle simultaneously with a pattern that will be used to build an integrated circuit device. The test structure comprises a large rectangular end and several rectangular shapes that extend from one side of the rectangular end in a parallel array. The width of the rectangular shape extensions is equal to the spacing between them and is the same as the width of the minimum feature size in the lithographic process to be monitored. A CD SEM is used to measure the edge width of the convex and concave sections of the structure as printed in photoresist at various focus settings and a plot of edge width vs. focus setting is generated. The intersection of the lines representing the convex section and concave section measurements indicates the best focus setting for the lithographic process.
    Type: Application
    Filed: May 30, 2002
    Publication date: December 4, 2003
    Applicant: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Wen-Zhan Zhou, Hui-Kow Lim, Teng Hwee Ng, Ron Lopez, Goswami Indranil