Patents by Inventor Wing Chor Chan

Wing Chor Chan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120286362
    Abstract: A semiconductor structure is proposed. A third well is formed between a first well and a second well. A first doped region and a second doped region are formed in a surface of the third well. A third doped region is formed between the first doped region and the second doped region. A fourth doped region is formed in a surface of the first well. A fifth doped region is formed in a surface of the second well. A first base region and a second base region are respectively formed in surfaces of the first well and the second well. A first Schottky barrier is overlaid on a part of the first base region and the first doped region. A second Schottky barrier is overlaid on a part of the second base region and the second doped region.
    Type: Application
    Filed: May 13, 2011
    Publication date: November 15, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Wing-Chor Chan, Hsin-Liang Chen
  • Publication number: 20120248574
    Abstract: A semiconductor structure and a manufacturing method and an operating method for the same are provided. The semiconductor structure comprises a first well region, a second well region, a first doped region, a second doped region, an anode, and a cathode. The second well region is adjacent to the first well region. The first doped region is on the second well region. The second doped region is on the first well region. The anode is coupled to the first doped region and the second well region. The cathode is coupled to the first well region and the second doped region. The first well region and the first doped region have a first conductivity type. The second well region and the second doped region have a second conductivity type opposite to the first conductivity type.
    Type: Application
    Filed: March 28, 2011
    Publication date: October 4, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Hsin-Liang Chen, Wing-Chor Chan, Shyi-Yuan Wu
  • Publication number: 20120241900
    Abstract: An electrostatic discharge (ESD) protected device may include a substrate, an N-type well region disposed corresponding to a first portion of the substrate and having two N+ segments disposed at a surface thereof, an a P-type well region disposed proximate to a second portion of the substrate and having a P+ segment and an N+ segment. The two N+ segments may be spaced apart from each other and each may each be associated with an anode of the device. The N+ segment may be associated with a cathode of the device. A contact may be positioned in a space between the two N+ segments and connected to the P+ segment. The contact may form a parasitic capacitance that, in connection with a parasitic resistance formed in association with the N+ segment, provides self detection for high voltage ESD protection.
    Type: Application
    Filed: March 22, 2011
    Publication date: September 27, 2012
    Inventors: Hsin-Liang Chen, Shou-Lun Tu, Wing-Chor Chan, Shyi-Yuan Wu
  • Patent number: 8264056
    Abstract: A Schottky diode comprises an ohmic layer that can serve as a cathode and a metal layer that can serve as an anode, and a drift channel formed of semiconductor material that extends between the ohmic and metal layers. The drift channel includes a heavily doped region adjacent to the ohmic contact layer. The drift channel forms a Schottky barrier with the metal layer. A pinch-off mechanism is provided for pinching off the drift channel while the Schottky diode is reverse-biased. As a result, the level of saturation or leakage current between the metal layer and the ohmic contact layer under a reverse bias condition of the Schottky diode is reduced.
    Type: Grant
    Filed: July 29, 2010
    Date of Patent: September 11, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Chung Yu Hung, Chih Min Hu, Wing Chor Chan, Jeng Gong
  • Publication number: 20120211832
    Abstract: A semiconductor device comprises a source region, a drain region, and a drift region between the source and drain regions. A split gate is disposed over a portion of the drift region, and between the source and drain regions. The split gate includes first and second gate electrodes separated by a gate oxide layer. A self-aligned RESURF region is disposed within the drift region between the gate and the drain region. PI gate structures including an upper polysilicon layer are disposed near the drain region, such that the upper polysilicon layer can serve as a hard mask for the formation of the double RESURF structure, thereby allowing for self-alignment of the double RESURF structure.
    Type: Application
    Filed: February 18, 2011
    Publication date: August 23, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chien-Wen CHU, Wing-Chor CHAN, Shyi-Yuan WU
  • Publication number: 20120126323
    Abstract: A semiconductor device comprises a source region, a drain region, and a drift region between the source and drain regions. A split gate is disposed over a portion of the drift region, and between the source and drain regions. The split gate includes first and second gate electrodes separated by a gate oxide layer. A super-junction structure is disposed within the drift region between the gate and the drain region.
    Type: Application
    Filed: November 23, 2010
    Publication date: May 24, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Shyi-Yuan Wu, Wing Chor Chan, Chien-Wen Chu
  • Publication number: 20120104492
    Abstract: The present invention relates to a low on-resistance RESURF MOS transistor, comprising: a drift region; two isolation regions formed on the drift region; a first-doping-type layer disposed between the two isolation regions; and a second-doping-type layer disposed below the first-doping-type layer.
    Type: Application
    Filed: October 29, 2010
    Publication date: May 3, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chien-Wen CHU, Wing-Chor CHAN, Shyi-Yuan WU
  • Publication number: 20120025278
    Abstract: A Schottky diode comprises an ohmic layer that can serve as a cathode and a metal layer that can serve as an anode, and a drift channel formed of semiconductor material that extends between the ohmic and metal layers. The drift channel includes a heavily doped region adjacent to the ohmic contact layer. The drift channel forms a Schottky barrier with the metal layer. A pinch-off mechanism is provided for pinching off the drift channel while the Schottky diode is reverse-biased. As a result, the level of saturation or leakage current between the metal layer and the ohmic contact layer under a reverse bias condition of the Schottky diode is reduced.
    Type: Application
    Filed: July 29, 2010
    Publication date: February 2, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chung Yu Hung, Chih Min Hu, Wing Chor Chan, Jeng Gong
  • Publication number: 20110291187
    Abstract: A metal-oxide-semiconductor (MOS) device is disclosed. The MOS device includes a substrate of a first impurity type, a diffused region of a second impurity type in the substrate, a patterned first dielectric layer including a first dielectric portion over the diffused region, a patterned first conductive layer on the patterned first dielectric layer, the patterned first conductive layer including a first conductive portion on the first dielectric portion, a patterned second dielectric layer including a second dielectric portion that extends on a first portion of an upper surface of the first conductive portion and along a sidewall of the first conductive portion to the substrate; and a patterned second conductive layer on the patterned second dielectric layer, the patterned second conductive layer including a second conductive portion on the second dielectric portion.
    Type: Application
    Filed: May 25, 2010
    Publication date: December 1, 2011
    Inventors: Wing Chor Chan, Chih-Min Hu, Shyi-Yuan Wu, Jeng Gong
  • Publication number: 20110220973
    Abstract: A junction-field-effect-transistor (JFET) device includes a substrate of a first-type impurity, a first well region of a second-type impurity in the substrate, a pair of second well regions of the first-type impurity separated from each other in the first well region, a third well region of the first-type impurity between the pair of second well regions, a first diffused region of the second-type impurity between the third well region and one of the second well regions, and a second diffused region of the second-type impurity between the third well region and the other one of the second well regions.
    Type: Application
    Filed: June 7, 2010
    Publication date: September 15, 2011
    Inventors: Chih-Min HU, Chung Yu HUNG, Wing Chor CHAN, Jeng GONG