Patents by Inventor Won Duck Jung

Won Duck Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250014999
    Abstract: A semiconductor package is configured to include a package substrate, a semiconductor chip disposed on the package substrate, and bonding wires. The package substrate includes a first column of bond fingers disposed in a first layer and a second column of bond fingers disposed in a second layer. The semiconductor chip includes a first column of chip pads arrayed in a first column and a second column of chip pads arrayed in a second column adjacent to the first column. The first column of chip pads are connected to the first column of bond fingers, respectively, through first bonding wires, and the second column of chip pads are connected to the second column of bond fingers, respectively, through second bonding wires.
    Type: Application
    Filed: September 24, 2024
    Publication date: January 9, 2025
    Applicant: SK hynix Inc.
    Inventor: Won Duck JUNG
  • Patent number: 12131997
    Abstract: A semiconductor package is configured to include a package substrate, a semiconductor chip disposed on the package substrate, and bonding wires. The package substrate includes a first column of bond fingers disposed in a first layer and a second column of bond fingers disposed in a second layer. The semiconductor chip includes a first column of chip pads arrayed in a first column and a second column of chip pads arrayed in a second column adjacent to the first column. The first column of chip pads are connected to the first column of bond fingers, respectively, through first bonding wires, and the second column of chip pads are connected to the second column of bond fingers, respectively, through second bonding wires.
    Type: Grant
    Filed: June 20, 2022
    Date of Patent: October 29, 2024
    Assignee: SK hynix Inc.
    Inventor: Won Duck Jung
  • Publication number: 20220328412
    Abstract: A semiconductor package is configured to include a package substrate, a semiconductor chip disposed on the package substrate, and bonding wires. The package substrate includes a first column of bond fingers disposed in a first layer and a second column of bond fingers disposed in a second layer. The semiconductor chip includes a first column of chip pads arrayed in a first column and a second column of chip pads arrayed in a second column adjacent to the first column. The first column of chip pads are connected to the first column of bond fingers, respectively, through first bonding wires, and the second column of chip pads are connected to the second column of bond fingers, respectively, through second bonding wires.
    Type: Application
    Filed: June 20, 2022
    Publication date: October 13, 2022
    Applicant: SK hynix Inc.
    Inventor: Won Duck JUNG
  • Patent number: 11233033
    Abstract: A semiconductor package includes a package substrate, a base module disposed on the package substrate and configured to include an intermediate chip, bonding wires connecting the intermediate chip to the package substrate, a lower-left chip disposed between the base module and the package substrate, and an upper-left chip disposed on the base module. The base module further includes an encapsulant encapsulating the intermediate chip, through vias electrically connected to the upper-left chip, and redistributed lines (RDLs) connecting the intermediate chip to the through vias and extending to provide connection parts which are spaced apart from the through vias and are connected to the lower-left chip.
    Type: Grant
    Filed: June 11, 2020
    Date of Patent: January 25, 2022
    Assignee: SK hynix Inc.
    Inventor: Won Duck Jung
  • Publication number: 20210242176
    Abstract: A semiconductor package includes a lower chip and an upper chip stacked on the lower chip. The lower chip includes lower chip pads arrayed in a plurality of lower columns on a top surface of the lower chip, wire bonding pads disposed on the top surface of the lower chip to be laterally spaced apart from the lower chip pads, and traces disposed on the top surface of the lower chip to electrically connect the lower chip pads to the wire bonding pads. The upper chip includes upper chip pads arrayed in a plurality of upper columns on a top surface of the upper chip and bumps disposed on the upper chip pads to contact the traces. The upper chip is stacked on the lower chip such that the top surface of the upper chip faces the top surface of the lower chip.
    Type: Application
    Filed: July 21, 2020
    Publication date: August 5, 2021
    Applicant: SK hynix Inc.
    Inventor: Won Duck JUNG
  • Publication number: 20210233891
    Abstract: A semiconductor package includes a package substrate, a base module disposed on the package substrate and configured to include an intermediate chip, bonding wires connecting the intermediate chip to the package substrate, a lower-left chip disposed between the base module and the package substrate, and an upper-left chip disposed on the base module. The base module further includes an encapsulant encapsulating the intermediate chip, through vias electrically connected to the upper-left chip, and redistributed lines (RDLs) connecting the intermediate chip to the through vias and extending to provide connection parts which are spaced apart from the through vias and are connected to the lower-left chip.
    Type: Application
    Filed: June 11, 2020
    Publication date: July 29, 2021
    Applicant: SK hynix Inc.
    Inventor: Won Duck JUNG
  • Publication number: 20210118800
    Abstract: A semiconductor package is configured to include a package substrate, a semiconductor chip disposed on the package substrate, and bonding wires. The package substrate includes a first column of bond fingers disposed in a first layer and a second column of bond fingers disposed in a second layer. The semiconductor chip includes a first column of chip pads arrayed in a first column and a second column of chip pads arrayed in a second column adjacent to the first column. The first column of chip pads are connected to the first column of bond fingers, respectively, through first bonding wires, and the second column of chip pads are connected to the second column of bond fingers, respectively, through second bonding wires.
    Type: Application
    Filed: April 30, 2020
    Publication date: April 22, 2021
    Applicant: SK hynix Inc.
    Inventor: Won Duck JUNG
  • Patent number: 10741529
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Grant
    Filed: December 31, 2018
    Date of Patent: August 11, 2020
    Assignee: SK hynix, Inc.
    Inventors: Won Duck Jung, Sung Ho Hyun, Ju Il Eom
  • Patent number: 10629543
    Abstract: A package substrate includes a core layer including a first surface and a second surface, which are opposite to each other. The package substrate also includes a power plane interconnection layer disposed on the first surface of the core layer and a ground plane interconnection layer disposed on the second surface of the core layer. The package substrate additionally includes an electromagnetic (EM) bandgap structure disposed in the core layer and electrically coupled between the power plane interconnection layer and the ground plane interconnection layer. The EM bandgap structure includes an EM bandgap via protruding from a portion of the power plane interconnection layer toward the ground plane interconnection layer. The EM bandgap structure further includes an EM bandgap cylindrical structure extending from a portion of the ground plane interconnection layer toward the power plane interconnection layer and surrounding a side surface of the EM bandgap via.
    Type: Grant
    Filed: December 28, 2018
    Date of Patent: April 21, 2020
    Assignee: SK hynix Inc.
    Inventors: Sung Mook Lim, Hye Won Kim, Won Duck Jung
  • Patent number: 10615129
    Abstract: Disclosed is a semiconductor package. The semiconductor package may include a substrate a semiconductor chip mounted over a surface of the substrate such that an active surface of the semiconductor chip faces the surface of the substrate. The semiconductor chip and substrate may be configured for shielding or scattering electromagnetic waves.
    Type: Grant
    Filed: November 9, 2018
    Date of Patent: April 7, 2020
    Assignee: SK hynix Inc.
    Inventors: Won Duck Jung, Sang Joon Lim, Sung Mook Lim
  • Publication number: 20190393164
    Abstract: A package substrate includes a core layer including a first surface and a second surface, which are opposite to each other. The package substrate also includes a power plane interconnection layer disposed on the first surface of the core layer and a ground plane interconnection layer disposed on the second surface of the core layer. The package substrate additionally includes an electromagnetic (EM) bandgap structure disposed in the core layer and electrically coupled between the power plane interconnection layer and the ground plane interconnection layer. The EM bandgap structure includes an EM bandgap via protruding from a portion of the power plane interconnection layer toward the ground plane interconnection layer. The EM bandgap structure further includes an EM bandgap cylindrical structure extending from a portion of the ground plane interconnection layer toward the power plane interconnection layer and surrounding a side surface of the EM bandgap via.
    Type: Application
    Filed: December 28, 2018
    Publication date: December 26, 2019
    Applicant: SK hynix Inc.
    Inventors: Sung Mook LIM, Hye Won KIM, Won Duck JUNG
  • Publication number: 20190139940
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Application
    Filed: December 31, 2018
    Publication date: May 9, 2019
    Applicant: SK hynix Inc.
    Inventors: Won Duck JUNG, Sung Ho HYUN, Ju Il EOM
  • Publication number: 20190081009
    Abstract: Disclosed is a semiconductor package. The semiconductor package may include a substrate a semiconductor chip mounted over a surface of the substrate such that an active surface of the semiconductor chip faces the surface of the substrate. The semiconductor chip and substrate may be configured for shielding or scattering electromagnetic waves.
    Type: Application
    Filed: November 9, 2018
    Publication date: March 14, 2019
    Applicant: SK hynix Inc.
    Inventors: Won Duck JUNG, Sang Joon LIM, Sung Mook LIM
  • Patent number: 10224314
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Grant
    Filed: September 29, 2016
    Date of Patent: March 5, 2019
    Assignee: SK hynix Inc.
    Inventors: Won Duck Jung, Sung Ho Hyun, Ju Il Eom
  • Patent number: 10157858
    Abstract: Disclosed is a semiconductor package. The semiconductor package may include a substrate a semiconductor chip mounted over a surface of the substrate such that an active surface of the semiconductor chip faces the surface of the substrate. The semiconductor chip and substrate may be configured for shielding or scattering electromagnetic waves.
    Type: Grant
    Filed: December 28, 2017
    Date of Patent: December 18, 2018
    Assignee: SK hynix Inc.
    Inventors: Won Duck Jung, Sang Joon Lim, Sung Mook Lim
  • Publication number: 20180247897
    Abstract: Disclosed is a semiconductor package. The semiconductor package may include a substrate a semiconductor chip mounted over a surface of the substrate such that an active surface of the semiconductor chip faces the surface of the substrate. The semiconductor chip and substrate may be configured for shielding or scattering electromagnetic waves.
    Type: Application
    Filed: December 28, 2017
    Publication date: August 30, 2018
    Applicant: SK hynix Inc.
    Inventors: Won Duck JUNG, Sang Joon LIM, Sung Mook LIM
  • Publication number: 20170309600
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Application
    Filed: September 29, 2016
    Publication date: October 26, 2017
    Inventors: Won Duck JUNG, Sung Ho HYUN, Ju Il EOM
  • Patent number: 9668344
    Abstract: A semiconductor package may include a first substrate including a first connection portion disposed on a surface of the first substrate and a second substrate including a second connection portion disposed on a surface of the second substrate. The second substrate may be disposed over the first substrate and the second connection portion facing the first connection portion. A first connection loop portion may be provided to include an end connected to the first connection portion. A second connection loop portion may be provided to include one end connected to the second connection portion and the other end combined with the first connection loop portion.
    Type: Grant
    Filed: October 8, 2015
    Date of Patent: May 30, 2017
    Assignee: SK hynix Inc.
    Inventors: Won Duck Jung, Jong Ho Lee, Joo Hyun Kang, Chong Ho Cho, In Chul Hwang
  • Patent number: 9543384
    Abstract: A semiconductor device includes a substrate, an elastic buffer layer disposed on a surface of the substrate, wiring patterns disposed on a first surface of the elastic buffer layer, and a semiconductor chip disposed on a second surface of the elastic buffer layer facing away from the first surface of the elastic buffer layer. The semiconductor chip includes trenches formed on a surface facing the elastic buffer layer. Interconnection members are disposed to electrically connect the elastic buffer layer to the substrate. Each of the interconnection members has one end electrically connected to one of the wiring patterns and the other end electrically connected to the substrate.
    Type: Grant
    Filed: September 10, 2015
    Date of Patent: January 10, 2017
    Assignee: SK HYNIX INC.
    Inventors: Han Jun Bae, Won Duck Jung
  • Publication number: 20160316559
    Abstract: A semiconductor package may include a first substrate including a first connection portion disposed on a surface of the first substrate and a second substrate including a second connection portion disposed on a surface of the second substrate. The second substrate may be disposed over the first substrate and the second connection portion facing the first connection portion. A first connection loop portion may be provided to include an end connected to the first connection portion. A second connection loop portion may be provided to include one end connected to the second connection portion and the other end combined with the first connection loop portion.
    Type: Application
    Filed: October 8, 2015
    Publication date: October 27, 2016
    Inventors: Won Duck JUNG, Jong Ho LEE, Joo Hyun KANG, Chong Ho CHO, In Chul HWANG