Patents by Inventor Woo-yeong Cho

Woo-yeong Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7457152
    Abstract: In one aspect, a non-volatile memory includes a phase-change memory cell array which includes a plurality of normal phase-change memory cells and a plurality of pseudo one-time-programmable (OTP) phase-change memory cells, a write driver which writes data into the normal and pseudo OTP phase-change memory cells of the phase-change memory cell array, and an OTP controller which selectively disables the write driver.
    Type: Grant
    Filed: July 18, 2006
    Date of Patent: November 25, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwang-Jin Lee, Woo-Yeong Cho, Du-Eung Kim, Beak-Hyung Cho
  • Patent number: 7457151
    Abstract: A phase change memory device of one aspect includes a memory array including a plurality of phase change memory cells, a write boosting circuit, and a write driver. The write boosting circuit boosts a first voltage and outputs a first control voltage in response to a control signal in a first operation mode, and boosts the first voltage and outputs a second control voltage in response to the control signal in a second operation mode and a third operation mode. The write driver is driven by the first control voltage in the first operation mode and writes data to a selected memory cell of the memory array.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: November 25, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woo-yeong Cho, Du-eung Kim, Sang-beom Kang, Choong-keun Kwak
  • Patent number: 7450415
    Abstract: A phase-change memory device is provided. The phase-change memory device includes a phase-change memory cell array including a first memory block having a plurality of phase-change memory cells each connected between each of a plurality of bit lines and a first word line, a second memory block having a plurality of phase-change memory cells each connected between each of the plurality of bit lines and a second word line, and first and second pull-down transistors pulling-down each voltage level of the first and the second word lines and sharing a node and a row driver including a first and a second pull-up transistor pulling-up each voltage level of the first and the second word lines.
    Type: Grant
    Filed: December 19, 2006
    Date of Patent: November 11, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Du-eung Kim, Chang-soo Lee, Woo-yeong Cho, Beak-hyung Cho, Byung-gil Choi
  • Publication number: 20080273365
    Abstract: A nonvolatile memory device includes multiple first bit lines extending in a first direction, multiple word lines formed on the first bit lines and extending in a second direction different from the first direction, and multiple second bit lines, formed on the word lines and extending in the first direction. The nonvoliative memory device also includes multiple twin memory cells, each of which includes a first memory cell coupled between a first bit line and a word line and a second memory cell coupled between the word line and a second bit line. The first and second memory cells store different data.
    Type: Application
    Filed: April 23, 2008
    Publication date: November 6, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Beom KANG, Woo-Yeong CHO, Hyung-Rok OH, Joon-Min PARK
  • Patent number: 7447092
    Abstract: A programming method which controls the amount of a write current applied TO Phase-change Random Access Memory (PRAM), and a write driver circuit realizing the programming method. The programming method includes maintaining a ratio of a resistance of the PCM in the higher resistance state to a resistance of the phase change material (PCM) in the lower resistance state constant or substantially constant independent of an ambient temperature. The ratio may be maintained by increasing, decreasing or keeping the same a reset current and/or a set current.
    Type: Grant
    Filed: March 15, 2005
    Date of Patent: November 4, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Baek-Hyung Cho, Woo-Yeong Cho, Hyung-Rok Oh, Byung-Gil Choi
  • Publication number: 20080232161
    Abstract: A memory system includes a resistance variable memory device, and a memory controller for controlling the resistance variable memory device. The resistance variable memory device includes a memory cell connected to a bitline, a high voltage circuit adapted to generate a high voltage from an externally provided power source voltage, where the high voltage is higher than the power source voltage, a precharging circuit adapted to charge the bitline to the power source voltage and further charge the bitline to the high voltage, a bias circuit adapted to provide a read current to the bitline with using the high voltage, and a sense amplifier adapted to detect a voltage level of the bitline with using the high voltage.
    Type: Application
    Filed: May 21, 2008
    Publication date: September 25, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung-Gil Choi, Woo-Yeong Cho, Du-Eung Kim, Hyung-Rok Oh, Beak-Hyung Cho, Yu-Hwan Ro
  • Patent number: 7427531
    Abstract: Phase change memory devices having cell diodes and related methods are provided, where the phase change memory devices include a semiconductor substrate of a first conductivity type and a plurality of parallel word lines disposed on the semiconductor substrate, the word lines have a second conductivity type different from the first conductivity type and have substantially flat top surfaces, a plurality of first semiconductor patterns are one-dimensionally arrayed on each word line along a length direction of the word line, the first semiconductor patterns have the first conductivity type or the second conductivity type, second semiconductor patterns having the first conductivity type are stacked on the first semiconductor patterns, an insulating layer is provided on the substrate having the second semiconductor patterns, the insulating layer fills gap regions between the word lines, gap regions between the first semiconductor patterns and gap regions between the second semiconductor patterns, a plurality of p
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: September 23, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woo-Yeong Cho, Du-Eung Kim, Yun-Seung Shin, Hyun-Geun Byun, Sang-Beom Kang, Beak-Hyung Cho, Choong-Keun Kwak
  • Publication number: 20080212362
    Abstract: A driver circuit for a PRAM (phase-change random access memory) device includes a write driver that generates a set/reset current in response to a set/reset pulse. In addition, a temperature compensator controls a pulse width of the set/reset pulse in response to a peripheral temperature of the PRAM device. For example, the temperature compensator maintains the pulse width to be substantially constant irrespective of the peripheral temperature. In another example, the temperature compensator decreases the pulse width for higher peripheral temperature.
    Type: Application
    Filed: November 19, 2007
    Publication date: September 4, 2008
    Inventors: Byung-Gil Choi, Choong-Keun Kwak, Woo-Yeong Cho
  • Publication number: 20080212352
    Abstract: Embodiments of the invention provide a multi-layer semiconductor memory device and a related error checking and correction (ECC) method. The multi-layer semiconductor memory device includes first and second memory cell array layers, wherein the first memory cell array layer stores first payload data. The multi-layer semiconductor memory device also includes an ECC engine selectively connected to the second memory cell array layer and configured to receive the first payload data, generate first parity data corresponding to the first payload data, and store the first parity data exclusively in the second memory cell array layer.
    Type: Application
    Filed: February 25, 2008
    Publication date: September 4, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyung-rok OH, Sang-beom KANG, Woo-yeong CHO, Joon-min PARK
  • Patent number: 7417887
    Abstract: A method and device for driving the word lines of a phase change memory device is provided. The method may include applying a first voltage level to non-selected word lines and a second voltage level to selected word lines during a normal operational mode, and placing the word lines in a floating state during a standby operational mode. The phase change memory device may include a plurality of word line drive circuits for driving corresponding word lines, where each of the plurality of word line drive circuits includes a drive unit which sets a corresponding word line to a first voltage level or a second voltage level in response to a first control signal, and a mode selector which selectively applies the first voltage level to the driving unit according to an operational mode of the phase change memory device.
    Type: Grant
    Filed: December 19, 2005
    Date of Patent: August 26, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Beak-hyung Cho, Jong-soo Seo, Du-eung Kim, Woo-yeong Cho
  • Publication number: 20080198646
    Abstract: The present invention provides a nonvolatile memory device that uses a resistance material. The nonvolatile memory device includes: a stacked memory cell array having a plurality of memory cell layers stacked in a vertical direction, the stacked memory cell array having at least one memory cell group and at least one redundancy memory cell group; and a repair control circuit coupled to the stacked memory cell array, the repair control circuit configured to repair a defective one of the at least one memory cell group with a selected one of the at least one redundancy memory cell group. The features that enable repair improve the fabrication yield of the nonvolatile memory device.
    Type: Application
    Filed: February 14, 2008
    Publication date: August 21, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Joon-min PARK, Sang-beom KANG, Woo-yeong CHO, Hyung-rok OH
  • Publication number: 20080198645
    Abstract: A nonvolatile memory device includes a stack-type memory cell array, a selection circuit and a read circuit. The memory cell array includes multiple memory cell layers and a reference cell layer, which are vertically laminated. Each of the memory cell layers includes multiple nonvolatile memory cells for storing data, and the reference cell layer includes multiple reference cells for storing reference data. The selection circuit selects a nonvolatile memory cell from the memory cell layers and at least one reference cell, corresponding to the selected nonvolatile memory cell, from the reference cell layer. The read circuit supplies a read bias to the selected nonvolatile memory cell and the selected reference cell corresponding to the selected nonvolatile memory cell, and reads data from the selected nonvolatile memory cell.
    Type: Application
    Filed: February 14, 2008
    Publication date: August 21, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-beom KANG, Woo-yeong CHO, Hyung-rok OH, Joon-min PARK
  • Publication number: 20080180981
    Abstract: A resistance semiconductor memory device of a three-dimensional stack structure, and a word line decoding method thereof, are provided.
    Type: Application
    Filed: January 25, 2008
    Publication date: July 31, 2008
    Inventors: Joon Min PARK, Sang-Beom KANG, Hyung-Rok OH, Woo-Yeong CHO
  • Patent number: 7405965
    Abstract: A phase change memory device includes a semiconductor substrate which includes a plurality of phase change memory cells, a plurality of local bit lines extending over the semiconductor substrate, each of the plurality of local bit lines being coupled to the plurality of phase change memory cells, and a plurality of global bit lines extending over the plurality of local bit lines, each of the plurality of global bit lines being selectively coupled to the plurality of local bit lines. The plurality of global bit lines are located at two or more different wiring line levels over the semiconductor substrate.
    Type: Grant
    Filed: January 3, 2007
    Date of Patent: July 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-gil Choi, Du-eung Kim, Woo-yeong Cho
  • Publication number: 20080175031
    Abstract: A memory cell of a resistive semiconductor memory device, a resistive semiconductor memory device having a three-dimensional stack structure, and related methods are provided. The memory cell of a resistive semiconductor memory device includes a twin cell, wherein the twin cell stores data values representing one bit of data. The twin cell includes a main unit cell connected to a main bit line and a word line, and a sub unit cell connected to a sub bit line and the word line. Also, the main unit cell includes a first variable resistor and a first diode, and the sub unit cell includes a second variable resistor and a second diode.
    Type: Application
    Filed: January 17, 2008
    Publication date: July 24, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Joon-Min PARK, Sang-Beom KANG, Hyung-Rok OH, Woo-Yeong CHO
  • Publication number: 20080175036
    Abstract: A resistance random access memory (RRAM) having a source line shared structure and an associated data access method. The RRAM, in which a write operation of writing data of first state and second state to a selected memory cell is performed through first and second write paths having mutually opposite directions, includes word lines, bit lines, a memory cell array and a plurality of source lines. The memory cell array includes a plurality of memory cells each constructed of an access transistor coupled to a resistive memory device. The memory cells are disposed in a matrix of rows and columns and located at each intersection of a word line and a bit line. Each of the plurality of source lines is disposed between a pair of word lines and in the same direction as the word lines. A positive voltage is applied to a source line in a memory cell write operation.
    Type: Application
    Filed: December 26, 2007
    Publication date: July 24, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyung-Rok OH, Sang-Beom KANG, Joon-Min PARK, Woo-Yeong CHO
  • Publication number: 20080165598
    Abstract: A non-volatile memory device is employed in which data values are determined by the polarities at both ends of a cell, The non-volatile memory device includes a first decoder which decodes a plurality of predetermined bit values of a row address into a first address and is disposed in a row direction of a memory cell array; a second decoder which decodes the other bit values of the row address into a second address and is disposed in a column direction of the memory cell array; and a driver which applies bias voltages to a word line which corresponds to the first address or the second address in accordance with the data values. By including first and second decoders and decoding a row address in two steps, a bi-directional RRAM according to the present invention can perform addressing at high speeds while reducing chip size.
    Type: Application
    Filed: December 17, 2007
    Publication date: July 10, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Joon-min PARK, Sang-beom KANG, Woo-yeong CHO, Hyung-rok OH
  • Publication number: 20080165575
    Abstract: A method of biasing a memory cell array during a data writing operation and a semiconductor memory device, in which the semiconductor memory device includes: a memory cell array including a plurality of memory cells in which a first terminal of a memory cell is connected to a corresponding first line among a plurality of first lines and a second terminal of a memory cell is connected to a corresponding second line among a plurality of second lines; and a bias circuit for biasing a selected second line to a first voltage and non-selected second lines to a second voltage.
    Type: Application
    Filed: January 4, 2008
    Publication date: July 10, 2008
    Inventors: Beak-Hyung Cho, Do-Eung Kim, Choong-Keun Kwak, Sang-Beom Kang, Woo-Yeong Cho, Hyung-Rok Oh
  • Publication number: 20080165566
    Abstract: A non-volatile memory device, in which data values are determined by polarities at cell terminals, includes a memory cell array. The memory cell array is divided into multiple sub cell arrays, each sub cell array including at least one input/output line and an X-decoder/driver. First input/output lines included in different sub cell arrays may be simultaneously activated and bias voltages may be applied to the activated first input/output lines in accordance with the data values. The non-volatile memory device may be a bi-directional resistive random access memory (RRAM).
    Type: Application
    Filed: December 18, 2007
    Publication date: July 10, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Joon-min PARK, Sang-beom KANG, Woo-yeong CHO, Hyung-rok OH
  • Patent number: 7397681
    Abstract: Phase-changeable random access memory (PRAM) devices include a plurality of rows and columns of PRAM memory cells therein and at least one local bit line electrically coupled to a column of the PRAM memory cells. First and second bit line selection circuits are provided to increase the rate at which the at least one local bit line can be accessed and driven with a bit line signal. These first and second bit line selection circuits are configured to electrically connect first and second ends of the at least one local bit line to a global bit line during an operation to read data from a selected one of the PRAM memory cells in the column.
    Type: Grant
    Filed: February 6, 2006
    Date of Patent: July 8, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Beak-hyung Cho, Du-eung Kim, Choong-keun Kwak, Hyung-rok Oh, Woo-yeong Cho