Patents by Inventor Xuhao Huang

Xuhao Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240137022
    Abstract: A level-shifter is provided with a first transistor and a second transistor. The first transistor functions to discharge an internal node responsive to an assertion of an inverted input signal to a first power supply voltage. A second transistor functions to discharge an inverted level-shifter output signal responsive to an assertion of an input signal to the first power supply voltage. An inverter inverts the inverted level-shifter output signal to form a level-shifter output signal that is asserted to a second power supply voltage responsive to the assertion of the input signal.
    Type: Application
    Filed: October 19, 2022
    Publication date: April 25, 2024
    Inventors: Xu ZHANG, Xuhao HUANG
  • Patent number: 11705897
    Abstract: An aspect relates to an apparatus, including: a ring oscillator coupled between a first node and a first voltage rail; a control circuit coupled to the first node; a delay line coupled between a second node and the first voltage rail; and a voltage regulator including an input coupled to the first node and an output coupled to the second node.
    Type: Grant
    Filed: October 6, 2021
    Date of Patent: July 18, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Xu Zhang, Xuhao Huang, Shitong Zhao
  • Publication number: 20230105664
    Abstract: An aspect relates to an apparatus, including: a ring oscillator coupled between a first node and a first voltage rail; a control circuit coupled to the first node; a delay line coupled between a second node and the first voltage rail; and a voltage regulator including an input coupled to the first node and an output coupled to the second node.
    Type: Application
    Filed: October 6, 2021
    Publication date: April 6, 2023
    Inventors: Xu ZHANG, Xuhao HUANG, Shitong ZHAO
  • Patent number: 11196410
    Abstract: A method of generating precise and PVT-stable time delay or frequency using CMOS circuits is disclosed. In some implementations, the method includes providing a reference voltage using a resistive module at a positive input terminal of an operational amplifier, coupling gates of a pair of p-type metal oxide semiconductor (pMOS) transistors and a compensation capacitor to an output terminal of the operational amplifier to generate a first bias signal, and coupling a pair of n-type metal oxide semiconductor (nMOS) transistors to a negative terminal of the operational amplifier to generate a second bias signal at the negative terminal, wherein the pair of nMOS transistors is substantially the same as a pair of nMOS transistors in the CMOS delay circuit.
    Type: Grant
    Filed: September 16, 2020
    Date of Patent: December 7, 2021
    Assignee: QUALCOMM INCORPORATED
    Inventors: Zhengzheng Wu, Xu Zhang, Xuhao Huang
  • Publication number: 20210194474
    Abstract: A method of generating precise and PVT-stable time delay or frequency using CMOS circuits is disclosed. In some implementations, the method includes providing a reference voltage using a resistive module at a positive input terminal of an operational amplifier, coupling gates of a pair of p-type metal oxide semiconductor (pMOS) transistors and a compensation capacitor to an output terminal of the operational amplifier to generate a first bias signal, and coupling a pair of n-type metal oxide semiconductor (nMOS) transistors to a negative terminal of the operational amplifier to generate a second bias signal at the negative terminal, wherein the pair of nMOS transistors is substantially the same as a pair of nMOS transistors in the CMOS delay circuit.
    Type: Application
    Filed: September 16, 2020
    Publication date: June 24, 2021
    Inventors: Zhengzheng WU, Xu ZHANG, Xuhao HUANG
  • Patent number: 10812056
    Abstract: A method of generating precise and PVT-stable time delay or frequency using CMOS circuits is disclosed. In some implementations, the method includes providing a reference voltage using a resistive module at a positive input terminal of an operational amplifier, coupling gates of a pair of p-type metal oxide semiconductor (pMOS) transistors and a compensation capacitor to an output terminal of the operational amplifier to generate a first bias signal, and coupling a pair of n-type metal oxide semiconductor (nMOS) transistors to a negative terminal of the operational amplifier to generate a second bias signal at the negative terminal, wherein the pair of nMOS transistors is substantially the same as a pair of nMOS transistors in the CMOS delay circuit.
    Type: Grant
    Filed: December 20, 2019
    Date of Patent: October 20, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Zhengzheng Wu, Xu Zhang, Xuhao Huang
  • Patent number: 10553531
    Abstract: A process-invariant RC circuit is formed by patterning a metal layer using the same mask pattern to form a metal layer resistor and a metal layer capacitor. The same mask pattern results in the metal layer resistor and the metal layer capacitor each having a plurality of longitudinally-extending fingers having the same width and separation.
    Type: Grant
    Filed: September 20, 2017
    Date of Patent: February 4, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Chao Song, Xuhao Huang, Marzio Pedrali-Noy
  • Publication number: 20190089030
    Abstract: A process-invariant RC circuit is formed by patterning a metal layer using the same mask pattern to form a metal layer resistor and a metal layer capacitor. The same mask pattern results in the metal layer resistor and the metal layer capacitor each having a plurality of longitudinally-extending fingers having the same width and separation.
    Type: Application
    Filed: September 20, 2017
    Publication date: March 21, 2019
    Inventors: Chao Song, Xuhao Huang, Marzio Pedrali-Noy
  • Patent number: 10185337
    Abstract: A bias current circuit is provided with a bias circuit that generates a bias voltage to control the resistance of an active resistor transistor. The bias circuit is configured to generate the bias voltage to be greater than one-half of a power supply voltage for the current bias circuit and to have a negative temperature dependency to reduce the temperature sensitivity of the bias current circuit.
    Type: Grant
    Filed: April 4, 2018
    Date of Patent: January 22, 2019
    Assignee: QUALCOMM Incorporated
    Inventors: Sungmin Ock, Wenjing Yin, Xuhao Huang
  • Publication number: 20180188754
    Abstract: A voltage droop reduction circuit generally including a loop coupled to an output of a voltage regulator is provided. The loop includes a first current amplifier. The voltage droop reduction circuit may also include a first capacitor coupled between the output of the voltage regulator and an input of the first current amplifier.
    Type: Application
    Filed: January 5, 2017
    Publication date: July 5, 2018
    Inventors: Sungmin OCK, Xuhao HUANG
  • Patent number: 10013010
    Abstract: A voltage droop reduction circuit generally including a loop coupled to an output of a voltage regulator is provided. The loop includes a first current amplifier. The voltage droop reduction circuit may also include a first capacitor coupled between the output of the voltage regulator and an input of the first current amplifier.
    Type: Grant
    Filed: January 5, 2017
    Date of Patent: July 3, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Sungmin Ock, Xuhao Huang
  • Patent number: 10003328
    Abstract: A hybrid pulse-width control circuit is provided that includes a ramp voltage generator for generating a ramp voltage signal. A clock pulse generator asserts an output clock signal responsive to the ramp voltage signal equaling a reference voltage.
    Type: Grant
    Filed: August 17, 2017
    Date of Patent: June 19, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Wenjing Yin, Xuhao Huang
  • Patent number: 9973081
    Abstract: A switched-capacitor voltage divider is provided that functions to divide an input voltage only while a low-duty-cycle clock pulse signal is asserted. All the switches in the switched-capacitor voltage divider are idle during an off time for the low-duty-cycle clock pulse signal.
    Type: Grant
    Filed: August 17, 2017
    Date of Patent: May 15, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Wenjing Yin, Xuhao Huang, Sungmin Ock
  • Patent number: 9602433
    Abstract: An apparatus for sharing a serial communication port between a plurality of communication channels is described. The apparatus comprises a transceiver that manages communications over the serial communication port. The apparatus also includes a multiplexer coupled to the transceiver, wherein the multiplexer multiplexes the plurality of communication channels. The apparatus also includes identification information circuitry coupled to the multiplexer, wherein the identification information circuitry adds identification information to data from the plurality of communication channels that enables the plurality of communication channels to share the serial communication port. The serial communications port and the multiplexer permit communication between integrated circuits that meet at least one latency metric for the plurality of communication channels when the plurality of communication channels are active.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: March 21, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Xuhao Huang, Ankit Srivastava, Xiaohong Quan, Seyfollah S Bazarjani
  • Patent number: 9478268
    Abstract: A memory controller is provided that drives data and a corresponding first data strobe to a plurality of endpoints. Each endpoint is configured to register the received data from the memory controller responsive to the first data strobe and then to re-register the received data responsive to a second data strobe. A clock synchronization circuit functions to keep the received first data strobe at one of the endpoints sufficiently synchronous with the second data strobe.
    Type: Grant
    Filed: June 12, 2014
    Date of Patent: October 25, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Philip Michael Clovis, Yi-Hung Tseng, Xuhao Huang, Sushma Chilukuri
  • Patent number: 9437278
    Abstract: A method for data synchronization is provided according to certain embodiments. The method comprises receiving data, a data clock signal, and a clean clock signal, sampling the data using the data clock signal, synchronizing the sampled data with the clean clock signal, and outputting the synchronized sampled data. The method also comprises tracking a phase drift between the data clock signal and the clean clock signal, and pulling in the output of the synchronized sampled data by one clock cycle of the clean clock signal if the tracked phase drift reaches a first value in a first direction.
    Type: Grant
    Filed: August 3, 2015
    Date of Patent: September 6, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Edwin Jose, Michael Drop, Xuhao Huang, Raghu Sankuratri, Deepti Vijayalakshmi Sriramagiri, Marzio Pedrali-Noy
  • Publication number: 20150364170
    Abstract: A memory controller is provided that drives data and a corresponding first data strobe to a plurality of endpoints. Each endpoint is configured to register the received data from the memory controller responsive to the first data strobe and then to re-register the received data responsive to a second data strobe. A clock synchronization circuit functions to keep the received first data strobe at one of the endpoints sufficiently synchronous with the second data strobe.
    Type: Application
    Filed: June 12, 2014
    Publication date: December 17, 2015
    Inventors: Philip Michael Clovis, Yi-Hung Tseng, Xuhao Huang, Sushma Chilukuri
  • Publication number: 20150340078
    Abstract: A method for data synchronization is provided according to certain embodiments. The method comprises receiving data, a data clock signal, and a clean clock signal, sampling the data using the data clock signal, synchronizing the sampled data with the clean clock signal, and outputting the synchronized sampled data. The method also comprises tracking a phase drift between the data clock signal and the clean clock signal, and pulling in the output of the synchronized sampled data by one clock cycle of the clean clock signal if the tracked phase drift reaches a first value in a first direction.
    Type: Application
    Filed: August 3, 2015
    Publication date: November 26, 2015
    Inventors: Edwin Jose, Michael Drop, Xuhao Huang, Raghu Sankuratri, Deepti Sriramagiri, Marzio Pedrali-Noy
  • Patent number: 9191193
    Abstract: A clock synchronization circuit includes a multi-phase clock generator to generate a plurality of delayed clocks, each delayed clock having a unique delay with regard to a source clock. The clock synchronization circuit further includes a selection circuit that selects one of the delayed clocks according to a phase error to form a local clock driven into a local clock path and received at the clock synchronization circuit as a received local clock. The selection circuit determines the phase error by comparing the received local clock to a reference clock.
    Type: Grant
    Filed: July 18, 2014
    Date of Patent: November 17, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Xuhao Huang, Yi-Hung Tseng, Philip Michael Clovis, Sushma Chilukuri
  • Patent number: 9123408
    Abstract: In one embodiment, a memory interface comprises a cleanup phase-locked loop (PLL) configured to receive a reference clock signal, and to generate a clean clock signal based on the reference clock signal. The memory interface also comprises a synchronization circuit configured to receive data, a data clock signal, and the clean clock signal, wherein the synchronization circuit is further configured to sample the data using the data clock signal, and to synchronize the sampled data with the clean clock signal.
    Type: Grant
    Filed: May 24, 2013
    Date of Patent: September 1, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Edwin Jose, Michael Drop, Xuhao Huang, Raghu Sankuratri, Deepti Sriramagiri, Marzio Pedrali-Noy