Patents by Inventor Yangyuan Wang

Yangyuan Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140306173
    Abstract: A resistive memory having a leakage inhibiting characteristic and a method for fabricating the same, which can suppress a sneak current in a large scaled crossing array of a RRAM. A memory cell forming the resistive memory comprises a lower electrode, a first semiconductor-type oxide layer, a resistive material layer, a second semiconductor-type oxide layer and an upper electrode which are sequentially stacked. Each of the semiconductor-type oxide layers may be a semiconductor-type metal oxide or a semiconductor-type non-metal oxide. The sneak current may be effectively reduced by means of a Schottky barrier formed between the semiconductor-type oxide layer and the metal electrode, the fabrication process is easy to be implemented, and a high device integration degree can be achieved.
    Type: Application
    Filed: April 26, 2013
    Publication date: October 16, 2014
    Inventors: Ru Huang, Yinglong Huang, Yimao Cai, Yangyuan Wang, Muxi Yu
  • Publication number: 20140220748
    Abstract: Disclosed herein is a method for fabricating a complementary tunneling field effect transistor based on a standard CMOS IC process, which belongs to the field of logic devices and circuits of field effect transistors in ultra large scaled integrated (ULSI) circuits. In the method, an intrinsic channel and body region of a TFET are formed by means of complementary P-well and N-well masks in the standard CMOS IC process to form a well doping, a channel doping and a threshold adjustment by implantation. Further, a bipolar effect in the TFET can be inhibited via a distance between a gate and a drain on a layout so that a complementary TFET is formed. In the method according to the invention, the complementary tunneling field effect transistor (TFET) can be fabricated by virtue of existing processes in the standard CMOS IC process without any additional masks and process steps.
    Type: Application
    Filed: June 14, 2012
    Publication date: August 7, 2014
    Inventors: Ru Huang, Qianqian Huang, Zhan Zhan, Yingxin Qiu, Yangyuan Wang
  • Publication number: 20140203324
    Abstract: The present invention discloses a strip-shaped gate-modulated tunneling field effect transistor and a preparation method thereof, belonging to a field of field effect transistor logic device and the circuit in CMOS ultra large scale integrated circuit (ULSI). The tunneling field effect transistor includes a control gate, a gate dielectric layer, a semiconductor substrate, a highly-doped source region and a highly-doped drain region, where the highly-doped source region and the highly-doped drain region lie on both sides of the control gate, respectively, the control gate has a strip-shaped structure with a gate length greater than a gate width, and at one side thereof is connected to the highly-doped drain region and at the other side thereof extends laterally into the highly-doped source region; a region located below the control gate is a channel region; and the gate width of the control gate is less than twice width of a source depletion layer.
    Type: Application
    Filed: July 8, 2013
    Publication date: July 24, 2014
    Applicant: Peking University
    Inventors: Ru Huang, Qianqian Huang, Yingxin Qiu, Zhan Zhan, Yangyuan Wang
  • Patent number: 8710557
    Abstract: The present invention discloses a MOS transistor having a combined-source structure with low power consumption, which relates to a field of field effect transistor logic devices and circuits in CMOS ultra-large-scaled integrated circuits. The MOS transistor includes a control gate electrode layer, a gate dielectric layer, a semiconductor substrate, a Schottky source region, a highly-doped source region and a highly-doped drain region. An end of the control gate extends to the highly-doped source region to form a T shape, wherein the extending region of the control gate is an extending gate and the remaining region of the control gate is a main gate. The active region covered by the extending gate is a channel region, and material thereof is the substrate material. A Schottky junction is formed between the Schottky source region and the channel under the extending gate.
    Type: Grant
    Filed: October 14, 2011
    Date of Patent: April 29, 2014
    Assignee: Peking University
    Inventors: Ru Huang, Qianqian Huang, Zhan Zhan, Xin Huang, Yangyuan Wang
  • Publication number: 20130214810
    Abstract: Proposed is a method for testing the density and location of a gate dielectric layer trap of a semiconductor device. The testing method tests the trap density and two-dimensional trap location in the gate dielectric layer of a semiconductor device with a small area (the effective channel area is less than 0.5 square microns) using the gate leakage current generated by a leakage path. The present invention is especially suitable for testing a device with an ultra-small area (the effective channel area is less than 0.05 square microns). The present method can obtain trap distribution scenarios of the gate dielectric layer in the case of different materials and different processes.
    Type: Application
    Filed: February 28, 2012
    Publication date: August 22, 2013
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Jibin Zou, Changze Liu, Runsheng Wang, Jiewen Fan, Yangyuan Wang
  • Patent number: 8513639
    Abstract: The present invention discloses a resistive-switching memory and the fabrication method thereof. The resistive-switching memory comprises a substrate, a top electrode, a bottom electrode, and a resistive-switching material interposed between the top and bottom electrodes, wherein the central portion of the bottom electrode protrudes upwards to form a peak shape, and the top electrode is in a plate shape. The peak structure of the bottom electrode reduces power consumption of the device. The fabrication method thereof comprises forming peak structures on the surface of the substrate by means of corrosion, and then growing bottom electrodes thereon to form bottom electrodes having peak shapes, and depositing resistive-switching material and top electrodes. The entire fabrication process is simple, and high integration degree of the device can be achieved.
    Type: Grant
    Filed: April 12, 2011
    Date of Patent: August 20, 2013
    Assignee: Peking University
    Inventors: Yimao Cai, Ru Huang, Yangyuan Wang, Yinglong Huang
  • Patent number: 8507959
    Abstract: The present invention discloses a combined-source MOS transistor with a Schottky Barrier and a comb-shaped gate structure, and a method for manufacturing the same.
    Type: Grant
    Filed: April 1, 2011
    Date of Patent: August 13, 2013
    Assignee: Peking University
    Inventors: Ru Huang, Qianqian Huang, Zhan Zhan, Yangyuan Wang
  • Publication number: 20130075701
    Abstract: The present invention discloses a hexagonal programmable array based on a silicon nanowire field effect transistor and a method for fabricating the same. The array includes a nanowire device, a nanowire device connection region and a gate connection region, wherein, the nanowire device has a cylinder shape, and includes a silicon nanowire channel, a gate dielectric layer, and a gate region, the nanowire channel being surrounded by the gate dielectric layer, and the gate dielectric layer being surrounded by the gate region; the nanowire devices are arranged in a hexagon shape to form programming unit, the nanowire device connection region is a connection node of three nanowire devices and secured to a silicon supporter. The present invention can achieve a complex control logic of interconnections and is suitable for a digital/analog and a mixed-signal circuit having a high integration degree and a high speed.
    Type: Application
    Filed: November 18, 2011
    Publication date: March 28, 2013
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Jibin Zou, Runsheng Wang, Jiewen Fan, Changze Liu, Yangyuan Wang
  • Publication number: 20120313154
    Abstract: The present invention discloses a MOS transistor having a combined-source structure with low power consumption, which relates to a field of field effect transistor logic devices and circuits in CMOS ultra-large-scaled integrated circuits. The MOS transistor includes a control gate electrode layer, a gate dielectric layer, a semiconductor substrate, a Schottky source region, a highly-doped source region and a highly-doped drain region. An end of the control gate extends to the highly-doped source region to form a T shape, wherein the extending region of the control gate is an extending gate and the remaining region of the control gate is a main gate. The active region covered by the extending gate is a channel region, and material thereof is the substrate material. A Schottky junction is formed between the Schottky source region and the channel under the extending gate.
    Type: Application
    Filed: October 14, 2011
    Publication date: December 13, 2012
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Qianqian Huang, Zhan Zhan, Xin Huang, Yangyuan Wang
  • Publication number: 20120267700
    Abstract: The present invention discloses a tunneling current amplification transistor, which relates to an area of field effect transistor logic devices in CMOS ultra large scale semiconductor integrated circuits (ULSI). The tunneling current amplification transistor includes a semiconductor substrate, a gate dielectric layer, an emitter, a drain, a floating tunneling base and a control gate, wherein the drain, the floating tunneling base and the control gate forms a conventional TFET structure, and a doping type of the emitter is opposite to that of the floating tunneling base. A position of the emitter is at the other side of the floating tunneling base with respect to the drain. A type of the semiconductor between the emitter and the floating tunneling base is the same as that of the floating tunneling base.
    Type: Application
    Filed: May 26, 2011
    Publication date: October 25, 2012
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Zhan Zhan, Qianqian Huang, Yangyuan Wang
  • Publication number: 20120241712
    Abstract: The present invention discloses a resistive-switching memory and the fabrication method thereof. The resistive-switching memory comprises a substrate, a top electrode, a bottom electrode, and a resistive-switching material interposed between the top and bottom electrodes, wherein the central portion of the bottom electrode protrudes upwards to form a peak shape, and the top electrode is in a plate shape. The peak structure of the bottom electrode reduces power consumption of the device. The fabrication method thereof comprises forming peak structures on the surface of the substrate by means of corrosion, and then growing bottom electrodes thereon to form bottom electrodes having peak shapes, and depositing resistive-switching material and top electrodes. The entire fabrication process is simple, and high integration degree of the device can be achieved.
    Type: Application
    Filed: April 12, 2011
    Publication date: September 27, 2012
    Inventors: Yimao Cai, Ru Huang, Yangyuan Wang, Yinglong Huang
  • Publication number: 20120223361
    Abstract: The present invention discloses a low-power consumption tunnelling field-effect transistor (TFET). The TFET according to the invention includes a source, a drain and a control gate, wherein the control gate extends towards the source to form a finger-type control gate, which includes an extended gate region and an original control gate region, and an active region covered by the extended gate region is also an channel region and is made of the substrate material. The invention employs a finger-shaped gate structure, and the source region of the TFET surrounds the channel so that the on-state current of the device is improved. In comparison with the conventional planar TFET, a higher on-state current and a steeper subthreshold slope may be obtained under the same process conditions and with the same active region size.
    Type: Application
    Filed: May 19, 2011
    Publication date: September 6, 2012
    Inventors: Ru Huang, Zhan Zhan, Qianqian Huang, Yangyuan Wang
  • Publication number: 20120187976
    Abstract: A method for testing trap density in a gate dielectric layer of a semiconductor device having no substrate contact is provided in the invention. A source and a drain of the device are bilateral symmetric, and probes and cables of a test instrument connecting to the source and the drain are bilateral symmetric. Firstly, bias settings at the gate, the source and the drain are controlled so that the device is under an initial state that an inversion layer is not formed and traps in the gate dielectric layer impose no confining effects on charges.
    Type: Application
    Filed: September 29, 2011
    Publication date: July 26, 2012
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Jibin Zou, Runsheng Wang, Jiewen Fan, Changze Liu, Yangyuan Wang
  • Publication number: 20120181584
    Abstract: The invention discloses a resistive field effect transistor (ReFET) having an ultra-steep subthreshold slope, which relates to a field of field-effect-transistor logic device and circuit in CMOS ultra-large-scale-integrated circuit (ULSI). The resistive field effect transistor comprises a control gate electrode layer, a gate dielectric layer, a semiconductor substrate, a doped source region and a doped drain region, wherein the control gate is configured to adopt a stacked gate structure in which a bottom layer or a bottom electrode layer, a middle layer or a resistive material layer, and a top layer or a top electrode layer are sequentially formed. Compared with the existing methods for breaking the conventional subthreshold slope limititation, the device of the invention has a larger on-current, a lower operation voltage, and a better subthreshold feature.
    Type: Application
    Filed: April 1, 2011
    Publication date: July 19, 2012
    Inventors: Ru Huang, Qianqian Huang, Zhan Zhan, Yangyuan Wang
  • Publication number: 20120181585
    Abstract: The present invention discloses a combined-source MOS transistor with a Schottky Barrier and a comb-shaped gate structure, and a method for manufacturing the same.
    Type: Application
    Filed: April 1, 2011
    Publication date: July 19, 2012
    Inventors: Ru Huang, Qianqian Huang, Zhan Zhan, Yangyuan Wang
  • Patent number: 8120413
    Abstract: A charge pump circuit includes a switch unit adapted to transmit charges from the input of the charge pump to the output of the charge pump; a transmission unit adapted to control turn-on or cut-off of an MOS transistor in the switch unit; and a charging unit in one-to-one correspondence with a PMOS transistor in the switch unit and adapted to store charges to boost the transmission voltage. A first NMOS transistor and at least two PMOS transistor are used as the switch unit during transmission of the charges, so that normal work can be enabled with high transmission efficiency in the case of a low source voltage.
    Type: Grant
    Filed: August 17, 2009
    Date of Patent: February 21, 2012
    Assignee: Semiconductor Manufacturing International (Beijing) Corporation
    Inventors: Ming Li, Qingyang Wu, Liwu Yang, Yangyuan Wang
  • Publication number: 20100039167
    Abstract: A charge pump circuit includes a switch unit adapted to transmit charges from the input of the charge pump to the output of the charge pump; a transmission unit adapted to control turn-on or cut-off of an MOS transistor in the switch unit; and a charging unit in one-to-one correspondence with a PMOS transistor in the switch unit and adapted to store charges to boost the transmission voltage. The embodiment of the invention adopts a first NMOS transistor and at least one PMOS transistor as the switch unit during transmission of the charges, so that normal work can be enabled with high transmission efficiency in the case of a low source voltage.
    Type: Application
    Filed: August 17, 2009
    Publication date: February 18, 2010
    Applicant: Semiconductor Manufacturing International (Shanghai ) Corporation
    Inventors: Ming Li, Qingyang Wu, Liwu Yang, Yangyuan Wang
  • Patent number: 7618837
    Abstract: The invention discloses a novel flexible, modular fabrication method for integrated high aspect ratio single crystal silicon microstructures designed and manufactured in a post conventional CMOS process (Post-CMOS). The method involves the standard circuits formation, the electrical isolation trenched etching and refilling, backside etching, interconnection formation, and structure releasing. Further, a method of tailoring the trench profile for refill the trench fully without void is also disclosed.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: November 17, 2009
    Assignee: Peking University
    Inventors: Guizhen Yan, Yong Zhu, Jie Fan, Xuesong Liu, Jian Zhou, Yangyuan Wang
  • Publication number: 20050287760
    Abstract: The invention discloses a novel flexible, modular fabrication method for integrated high aspect ratio single crystal silicon microstructures designed and manufactured in a post conventional CMOS process (Post-CMOS). The method involves the standard circuits formation, the electrical isolation trenched etching and refilling, backside etching, interconnection formation, and structure releasing. Further, a method of tailoring the trench profile for refill the trench fully without void is also disclosed.
    Type: Application
    Filed: April 22, 2005
    Publication date: December 29, 2005
    Inventors: Guizhen Yan, Yong Zhu, Jie Fan, Xuesong Liu, Jian Zhou, Yangyuan Wang