Patents by Inventor Yoichiro Miki

Yoichiro Miki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070291555
    Abstract: A strobe signal from a memory is delayed through delay circuits of a strobe delay selection section, thus obtaining a plurality of delayed strobe signals. A strobe latch section produces check data in synchronism with each of the delayed strobe signals, and a system latch section latches, with a system clock, check data latched by the strobe latch section. Based on a comparison by an expected value comparison section and a determination by a delay determination section, the optimal strobe signal with the optimal delay is selected from among the delayed strobe signals produced in the strobe delay selection section. Then, data from the memory is delayed through delay circuits in a data delay selection section, thus obtaining a plurality of delayed data, and the optimal data with the optimal delay is selected from among the plurality of delayed data based on the comparison by the expected value comparison section and the determination by the delay determination section.
    Type: Application
    Filed: August 16, 2007
    Publication date: December 20, 2007
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventors: Yoshihiro Kishimoto, Yuji Sekiguchi, Yoichiro Miki
  • Patent number: 7272055
    Abstract: A strobe signal from a memory is delayed through delay circuits of a strobe delay selection section, thus obtaining a plurality of delayed strobe signals. A strobe latch section produces check data in synchronism with each of the delayed strobe signals, and a system latch section latches, with a system clock, check data latched by the strobe latch section. Based on a comparison by an expected value comparison section and a determination by a delay determination section, the optimal strobe signal with the optimal delay is selected from among the delayed strobe signals produced in the strobe delay selection section. Then, data from the memory is delayed through delay circuits in a data delay selection section, thus obtaining a plurality of delayed data, and the optimal data with the optimal delay is selected from among the plurality of delayed data based on the comparison by the expected value comparison section and the determination by the delay determination section.
    Type: Grant
    Filed: November 9, 2005
    Date of Patent: September 18, 2007
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoshihiro Kishimoto, Yuji Sekiguchi, Yoichiro Miki
  • Publication number: 20060187348
    Abstract: A synchronization signal generating apparatus comprises a cycle setting section, a pulse masking section, and a pulse generating section. The pulse masking section outputs a pulse train based on an input pulse train and cycle information. The pulse generating section outputs a pulse train based on the pulse train and cycle information output from the pulse masking section. When a synchronization signal is switched from the state of being in synchronization with the pulse train input from the pulse masking section to the independent state, the cycle setting section switches the cycle information upon receiving a pulse of the pulse train for the first time since a cycle selection signal was changed.
    Type: Application
    Filed: February 9, 2006
    Publication date: August 24, 2006
    Inventors: Tomoaki Daigi, Yoichiro Miki
  • Publication number: 20060140045
    Abstract: A strobe signal from a memory is delayed through delay circuits of a strobe delay selection section, thus obtaining a plurality of delayed strobe signals. A strobe latch section produces check data in synchronism with each of the delayed strobe signals, and a system latch section latches, with a system clock, check data latched by the strobe latch section. Based on a comparison by an expected value comparison section and a determination by a delay determination section, the optimal strobe signal with the optimal delay is selected from among the delayed strobe signals produced in the strobe delay selection section. Then, data from the memory is delayed through delay circuits in a data delay selection section, thus obtaining a plurality of delayed data, and the optimal data with the optimal delay is selected from among the plurality of delayed data based on the comparison by the expected value comparison section and the determination by the delay determination section.
    Type: Application
    Filed: November 9, 2005
    Publication date: June 29, 2006
    Inventors: Yoshihiro Kishimoto, Yuji Sekiguchi, Yoichiro Miki
  • Patent number: 7023495
    Abstract: The video signal processing method of this invention is employed in a video signal processing apparatus that includes a plurality of signal processing parts, each for executing signal processing, for processing two or more digitalized video signals in parallel, and the video signal processing method includes the steps of selecting one or more video signals from the two or more digitalized video signals; and obtaining an object video signal by selecting, from the plurality of signal processing parts, signal processing parts used for signal processing of the selected video signals in accordance with a mode of the object video signal and executing the signal processing in the selected signal processing parts in an order in accordance with the mode of the object video signal.
    Type: Grant
    Filed: June 27, 2002
    Date of Patent: April 4, 2006
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoichiro Miki, Kenta Sokawa
  • Patent number: 6911851
    Abstract: In a data latch timing adjustment apparatus, a read control section reads out a first checking data piece in a checking data storing section written in a memory and outputs a latch pulse signal to a delay selecting section. A selection part outputs, to a latch circuit, a delayed pulse signal obtained by delaying the latch pulse signal by the front delay circuit. The latch circuit delays the checking data piece from the memory at the reception of the delayed pulse signal. Then, the next data piece is read out from the memory and the selection part outputs, to the latch circuit, a delayed pulse signal delayed by the delay circuit at the preceding stage.
    Type: Grant
    Filed: November 19, 2003
    Date of Patent: June 28, 2005
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yuji Sekiguchi, Yoichiro Miki
  • Publication number: 20040189360
    Abstract: In a data latch timing adjustment apparatus, a read control section reads out a first checking data piece in a checking data storing section written in a memory and outputs a latch pulse signal to a delay selecting section. A selection part outputs, to a latch circuit, a delayed pulse signal obtained by delaying the latch pulse signal by the front delay circuit. The latch circuit delays the checking data piece from the memory at the reception of the delayed pulse signal. Then, the next data piece is read out from the memory and the selection part outputs, to the latch circuit, a delayed pulse signal delayed by the delay circuit at the preceding stage.
    Type: Application
    Filed: November 19, 2003
    Publication date: September 30, 2004
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventors: Yuji Sekiguchi, Yoichiro Miki
  • Patent number: 6732252
    Abstract: A memory interface device of the present invention includes: an input buffer including a plurality of input areas; an output buffer including a plurality of output areas; and a control section for controlling the input buffer, the output buffer and a single port memory. The control section controls the input buffer and the single port memory so as to transfer a signal stored in one of the input areas of the input buffer to the single port memory while storing an input signal in another one of the input areas of the input buffer. The control section controls the output buffer and the single port memory so as to output as an output signal a signal stored in one of the output areas of the output buffer while transferring a signal stored in the single port memory to another one of the output areas of the output buffer.
    Type: Grant
    Filed: July 16, 2002
    Date of Patent: May 4, 2004
    Assignees: Matsushita Electric Industrial Co., Ltd., Texas Instruments Incorporated
    Inventors: Yoichiro Miki, Masahiro Tani, Kazuki Ninomiya, Naoya Tokunaga, Kenta Sokawa, Hiroshi Miyaguchi, Yuji Yaguchi, Tsuyoshi Akiyama, Kenya Adachi
  • Publication number: 20030001972
    Abstract: The video signal processing method of this invention is employed in a video signal processing apparatus that includes a plurality of signal processing parts, each for executing signal processing, for processing two or more digitalized video signals in parallel, and the video signal processing method includes the steps of selecting one or more video signals from the two or more digitalized video signals; and obtaining an object video signal by selecting, from the plurality of signal processing parts, signal processing parts used for signal processing of the selected video signals in accordance with a mode of the object video signal and executing the signal processing in the selected signal processing parts in an order in accordance with the mode of the object video signal.
    Type: Application
    Filed: June 27, 2002
    Publication date: January 2, 2003
    Applicant: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoichiro Miki, Kenta Sokawa
  • Publication number: 20020184464
    Abstract: A memory interface device of the present invention includes: an input buffer including a plurality of input areas; an output buffer including a plurality of output areas; and a control section for controlling the input buffer, the output buffer and a single port memory. The control section controls the input buffer and the single port memory so as to transfer a signal stored in one of the input areas of the input buffer to the single port memory while storing an input signal in another one of the input areas of the input buffer. The control section controls the output buffer and the single port memory so as to output as an output signal a signal stored in one of the output areas of the output buffer while transferring a signal stored in the single port memory to another one of the output areas of the output buffer.
    Type: Application
    Filed: July 16, 2002
    Publication date: December 5, 2002
    Inventors: Yoichiro Miki, Masahiro Tani, Kazuki Ninomiya, Naoya Tokunaga, Kenta Sokawa, Hiroshi Miyaguchi, Yuji Yaguchi, Tsuyoshi Akiyama, Kenya Adachi
  • Patent number: 6453394
    Abstract: A memory interface device of the present invention includes: an input buffer including a plurality of input areas; an output buffer including 8 plurality of output areas; and a control section for controlling the input buffer, the output buffer and a single port memory. The control section controls the input buffer and the single port memory so as to transfer a signal stored in one of the input areas of the input buffer to the single port memory while storing an input signal in another one of the input areas of the input buffer. The control section controls the output buffer and the single port memory so as to output as an output signal a signal stored in one of the output areas of the output buffer while transferring a signal stored in the single port memory to another one of the output areas of the output buffer.
    Type: Grant
    Filed: October 2, 1998
    Date of Patent: September 17, 2002
    Assignees: Matsushita Electric Industrial Co., Ltd., Texas Instruments Inc.
    Inventors: Yoichiro Miki, Masahiro Tani, Kazuki Ninomiya, Naoya Tokunaga, Kenta Sokawa, Hiroshi Miyaguchi, Yuji Yaguchi, Tsuyoshi Akiyama, Kenya Adachi
  • Patent number: 6353460
    Abstract: The television receiver including a display device capable of displaying a video signal having a predetermined display former of this invention includes; a plurality of video signal sources; a selection circuit for selecting one of a plurality of video signals output from the plurality of video signal sources; and an image processor for converting a format of the video signal selected by the selection circuit into the predetermined display format, wherein a video signal output from the processor is supplied to the display device.
    Type: Grant
    Filed: September 29, 1998
    Date of Patent: March 5, 2002
    Assignees: Matsushita Electric Industrial Co., Ltd., Texas Instruments, Inc.
    Inventors: Kenta Sokawa, Kazuki Ninomiya, Yoichiro Miki, Naoya Tokunaga, Masahiro Tani, Hiroshi Miyaguchi, Yuji Yaguchi, Tsuyoshi Akiyama
  • Publication number: 20010056526
    Abstract: A memory interface device of the present invention includes: an input buffer including a plurality of input areas; an output buffer including a plurality of output areas; and a control section for controlling the input buffer, the output buffer and a single port memory. The control section controls the input buffer and the single port memory so as to transfer a signal stored in one of the input areas of the input buffer to the single port memory while storing an input signal in another one of the input areas of the input buffer. The control section controls the output buffer and the single part memory so as to output as an output signal a signal stored in one of the output areas of the output buffer while transferring a signal stored in the single port memory to another one of the output areas of the output buffer.
    Type: Application
    Filed: October 2, 1998
    Publication date: December 27, 2001
    Inventors: YOICHIRO MIKI, MASAHIRO TANI, KAZUKI NINOMIYA, NAOYA TOKUNAGA, KENTA SOKAWA, HIROSHI MIYAGUCHI, YUJI YAGUCHI, TSUYOSHI AKIYAMA, KENYA ADACHI
  • Patent number: 6094233
    Abstract: In a noise reducer whose S/N improving amount is variable, as to such a region where image quality deterioration caused by the noise reducer becomes relatively apparent, and both a luminance level and a chroma level are low, the S/N improving amount thereof is decreased. To the contrary, as to such a picture having a dark high frequency range component and a small movement component, no control is made of the S/N improving amount by the above-described luminance level and chroma level, but the normal S/N improvement is sufficiently carried out.
    Type: Grant
    Filed: August 1, 1997
    Date of Patent: July 25, 2000
    Assignee: Matsushita Electric Industrial
    Inventors: Yoichiro Miki, Masanori Hamada, Atsushi Ishizu, Masatoshi Nakano
  • Patent number: 5986716
    Abstract: A television receiver (a signal processing apparatus) equipped with a microprocessor unit, wherein a high speed processing, such as video decoding, is performed by a programmable operation circuit, and a low speed processing, such as control processing, synchronous processing, or deflection processing, is performed by the microprocessor unit.
    Type: Grant
    Filed: February 25, 1997
    Date of Patent: November 16, 1999
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Kenta Sokawa, Yoichiro Miki, Takashi Yamaguchi
  • Patent number: 5867228
    Abstract: In a noise reducer whose S/N improving amount is variable, as to such a region where image quality deterioration caused by the noise reducer becomes relatively apparent, and both a luminance level and a chroma level are low, the S/N improving amount thereof is decreased. To the contrary, as to such a picture having a dark high frequency range component and a small movement component, no control is made of the S/N improving amount by the above-described luminance level and chroma level, but the normal S/N improvement is sufficiently carried out.
    Type: Grant
    Filed: March 6, 1996
    Date of Patent: February 2, 1999
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoichiro Miki, Masanori Hamada, Atsushi Ishizu, Masatoshi Nakano
  • Patent number: 5728544
    Abstract: A modified protease is disclosed, which is a mutant of the thermostable neutral metallo-protease having the amino acid sequence of SEQ ID NO:1 wherein the 150th aspartic acid residue is replaced with tryptophan.
    Type: Grant
    Filed: June 7, 1996
    Date of Patent: March 17, 1998
    Assignees: Sagami Chemical Research Center, Holland Sweetner Company V.o.F.
    Inventors: Yoshikazu Tanaka, Toshio Miyake, Satoshi Hanzawa, Seigou Oe, Shunichi Kidokoro, Yoichiro Miki, Kimiko Endo, Akiyoshi Wada
  • Patent number: 5496710
    Abstract: A modified protease is disclosed, which is a mutant of the thermostable neutral protease wherein at least one amino acid residue of SEQ ID NO: 1 selected from the group consisting of the 144th leucine residue, the th aspartic acid residue, the 187th glutamic acid residue and the 227th asparagine residues is replaced with an amino acid residue other than said amino acid.
    Type: Grant
    Filed: March 29, 1993
    Date of Patent: March 5, 1996
    Assignees: Sagami Chemical Research Center, Holland Sweetner Company V.O.F.
    Inventors: Hiromasa Nagao, Takashi Yoneya, Toshio Miyake, Atsuo Aoyama, Ken-ichi Kai, Shun-ichi Kidokoro, Yoichiro Miki, Kimiko Endo, Akiyoshi Wada
  • Patent number: 5365274
    Abstract: A video signal conversion apparatus for converting high definition television signals band-width compressed by offset sub-sampling to a conventional standard television signal while removing aliasing interference caused by offset sub-sampling and using less memory capacity than is conventionally required is provided. The image of the sub-sampled signal is restored from the sampling points in the current field by an intra-field interpolation circuit, and the number of scan lines is reduced to the same number in the standard television signal format by a scan line number conversion circuit. Half of the pixels in the current field are then substituted into the signal for the one previous frame for inter-frame interpolation by a signal selector which alternately selects a signal from the scan line number conversion circuit and a signal from field memories, and a time-base operation for removing aliasing interference at the standard television signal rate is executed.
    Type: Grant
    Filed: May 13, 1993
    Date of Patent: November 15, 1994
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoshio Seki, Masaki Tokoi, Atsushi Ishizu, Yoichiro Miki