Patents by Inventor Yong-Sang PARK

Yong-Sang PARK has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210334631
    Abstract: An activation function processing method includes processing a first activation function in a first mode by referring to a shared lookup table that includes a plurality of function values of the first activation function; and processing a second activation function in a second mode by referring to the shared lookup table, the second activation function being a different function than the first activation function.
    Type: Application
    Filed: November 2, 2020
    Publication date: October 28, 2021
    Inventors: Yong Sang PARK, Joo Young KIM
  • Publication number: 20210319291
    Abstract: A neural network computation apparatus includes a first processing block including a plurality of processing units that each perform a matrix multiplication operation on input data and weights, and a second processing block including a plurality of element-wise operation processing groups. The element-wise operation processing group selectively perform a first neural network computation operation and a second neural network computation operation. The first neural network computation operation comprises the matrix multiplication operation on the input data and the weights and an activation operation on a result value of the matrix multiplication operation, and the second neural network computation operation comprises an activation operation on the result value of the matrix multiplication operation, which is transferred from the first processing block, and an element-wise operation.
    Type: Application
    Filed: January 18, 2021
    Publication date: October 14, 2021
    Inventors: Yong Sang PARK, Joo Young KIM, Young Jae JIN
  • Patent number: 11106559
    Abstract: A memory controller includes a temperature monitor configured to update temperature states of a memory device divided into groups as temperature scores and a scheduler configured to update a command score using the temperature scores and change a priority of the command score to match with a current operation mode.
    Type: Grant
    Filed: October 21, 2019
    Date of Patent: August 31, 2021
    Assignee: SK hynix Inc.
    Inventors: Young Jae Jin, Joo Young Kim, Yong Sang Park
  • Publication number: 20210182109
    Abstract: A data processing system includes a host and an accelerator. The host transmits, to the accelerator, input data together with data identification information based on a data classification criterion. The accelerator classifies the input data as any one of feature data, a parameter, and a bias based on the data identification information when the input data is received from the host, distributes the input data, performs pre-processing on the feature data, and outputs computed result data to the host or feeds the result data back so that computation processing is performed on the result data again.
    Type: Application
    Filed: June 22, 2020
    Publication date: June 17, 2021
    Inventors: Joo Young KIM, Yong Sang PARK
  • Publication number: 20200310676
    Abstract: A computation device includes a buffer memory which provides first to b input feature sets to the computation unit. The buffer memory includes first to nth memories, and configured to divide and store the first to nth input feature sets each including a plurality of features in the first to nth memories, respectively. The plurality of features of one input feature set is divided and stored into the first to nth memories. Features having the same turn in the first to nth input feature sets are stored one by one in the first to nth memories.
    Type: Application
    Filed: October 10, 2019
    Publication date: October 1, 2020
    Inventor: Yong Sang PARK
  • Publication number: 20200272585
    Abstract: There are provided a memory controller and a memory system having the same. The memory controller is included in the memory system for storing data and transmits data between the memory system and a host system. The memory controller includes: a buffer including a plurality of blocks for storing the data, the buffer inputting or outputting the data through a first bus having a first data width or a second bus having a second data width; and a data width controller for mapping the blocks according to the first and second data widths.
    Type: Application
    Filed: October 14, 2019
    Publication date: August 27, 2020
    Applicant: SK hynix Inc.
    Inventors: Joo Young KIM, Yong Sang PARK, Jae Hyeok JANG, Young Jae JIN
  • Publication number: 20200250060
    Abstract: A memory controller includes a temperature monitor configured to update temperature states of a memory device divided into groups as temperature scores and a scheduler configured to update a command score using the temperature scores and change a priority of the command score to match with a current operation mode.
    Type: Application
    Filed: October 21, 2019
    Publication date: August 6, 2020
    Applicant: SK hynix Inc.
    Inventors: Young Jae JIN, Joo Young KIM, Yong Sang PARK
  • Patent number: 10678117
    Abstract: An optical phased array (OPA) may be included in a light detection and ranging (LiDAR) system and may be configured to perform beam steering. The OPA may include a cascading structure of splitters configured to enable a branch operation to be performed M times. Each splitter may split an input optical signal in a ratio of 1:1 and output the split input optical signal. The OPA may include a plurality of sets of first phase shifters (PSs), each set of first PSs located exclusively on one output end of a separate splitter, each set of first PSs including a particular quantity of first PSs based on a branch position at which the separate splitter is located. The OPA may be included in a LiDAR system that is further included in a vehicle that is configured to enable navigation of the vehicle, including autonomous navigation, through an environment.
    Type: Grant
    Filed: March 17, 2017
    Date of Patent: June 9, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-jae Shin, Hyun-il Byun, Kyoung-ho Ha, Seong-gu Kim, Jin-kwon Bok, Jung-ho Cha, Dong-hyun Kim, Yong-sang Park, Min-kyung Kim
  • Publication number: 20200124879
    Abstract: A semiconductor device includes a base substrate comprising a first region and a second region, a photonics device disposed in the first region, the photonics device comprising a first doped layer disposed on the base substrate, and a second doped layer disposed on the first doped layer so that at least a portion vertically overlaps the first doped layer, the second doped layer having a first vertical thickness, and a transistor disposed in the second region, the transistor comprising a semiconductor layer disposed on the base substrate and horizontally spaced apart from the first doped layer, and a gate electrode horizontally spaced apart from the second doped layer and disposed on the semiconductor layer, disposed at the same vertical level as that of the second doped layer, and having a second vertical thickness equal to the first vertical thickness.
    Type: Application
    Filed: October 16, 2019
    Publication date: April 23, 2020
    Inventors: Yong Sang PARK, Hyun Il BYUN
  • Publication number: 20200026497
    Abstract: A computation circuit includes a plurality of processing elements and a common accumulator. The plurality of processing elements are sequentially coupled in series, and performs a multiply and accumulate (MAC) operation on a weight signal and at least one of two or more input signals received in each unit cycle. The common accumulator is sequentially and cyclically coupled to first to Kth processing elements among the plurality of processing elements, and configured to receive a computation value outputted from a processing element coupled thereto among the first to Kth processing elements, and store computation information. The K is decided based on values of the two or more input signals and the number of guard bits included in one processing element.
    Type: Application
    Filed: July 22, 2019
    Publication date: January 23, 2020
    Inventors: Yong Sang PARK, Seok Joong HWANG
  • Patent number: 9935716
    Abstract: An optical modulator includes an optical splitter splitting input optical signals into a first optical signal and a second optical signal and transmitting the first optical signal and the second optical signal to a first optical waveguide and a second optical waveguide, respectively, an optical combiner generating an output optical signal by combining the first and second optical signals transmitted from the first and second optical waveguides respectively, and including three output ports including a main output port, a first auxiliary output port, and a second auxiliary output port, three output optical waveguides connected to the three output ports, respectively, and transmitting the output optical signal, and an optical detector connected to at least one of the three output optical waveguides.
    Type: Grant
    Filed: August 6, 2016
    Date of Patent: April 3, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-sang Park, Hyun-il Byun
  • Publication number: 20180052378
    Abstract: An optical phased array (OPA) may be included in a light detection and ranging (LiDAR) system and may be configured to perform beam steering. The OPA may include a cascading structure of splitters configured to enable a branch operation to be performed M times. Each splitter may split an input optical signal in a ratio of 1:1 and output the split input optical signal. The OPA may include a plurality of sets of first phase shifters (PSs), each set of first PSs located exclusively on one output end of a separate splitter, each set of first PSs including a particular quantity of first PSs based on a branch position at which the separate splitter is located. The OPA may be included in a LiDAR system that is further included in a vehicle that is configured to enable navigation of the vehicle, including autonomous navigation, through an environment.
    Type: Application
    Filed: March 17, 2017
    Publication date: February 22, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-jae SHIN, Hyun-il Byun, Kyoung-ho Ha, Seong-gu Kim, Jin-kwon Bok, Jung-ho Cha, Dong-hyun Kim, Yong-sang Park, Min-kyung Kim
  • Publication number: 20170070297
    Abstract: An optical modulator includes an optical splitter splitting input optical signals into a first optical signal and a second optical signal and transmitting the first optical signal and the second optical signal to a first optical waveguide and a second optical waveguide, respectively, an optical combiner generating an output optical signal by combining the first and second optical signals transmitted from the first and second optical waveguides respectively, and including three output ports including a main output port, a first auxiliary output port, and a second auxiliary output port, three output optical waveguides connected to the three output ports, respectively, and transmitting the output optical signal, and an optical detector connected to at least one of the three output optical waveguides.
    Type: Application
    Filed: August 6, 2016
    Publication date: March 9, 2017
    Inventors: Yong-sang Park, Hyun-il BYUN
  • Patent number: 9087558
    Abstract: A semiconductor device may comprise a first bit line, a second bit line, a memory cell connected to the first bit line, a bit line sense amplifier circuit and a control circuit. The bit line sense amplifier circuit may be coupled to the memory cell. The bit line sense amplifier circuit may include a first inverter having an input node coupled to the first bit line and an output node coupled to the second bit line, and a second inverter having an input node coupled to the second bit line and an output node coupled to the first bit line. The control circuit may be configured to activate the first inverter without activating the second inverter during a first time period and to activate the first inverter and the second inverter at the same time during a second time period after the first time period.
    Type: Grant
    Filed: October 22, 2013
    Date of Patent: July 21, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-Hak Shin, Yong-Sang Park, Young-Yong Byun, In-Chul Jeong
  • Publication number: 20140233336
    Abstract: A semiconductor device may comprise a first bit line, a second bit line, a memory cell connected to the first bit line, a bit line sense amplifier circuit and a control circuit. The bit line sense amplifier circuit may be coupled to the memory cell. The bit line sense amplifier circuit may include a first inverter having an input node coupled to the first bit line and an output node coupled to the second bit line, and a second inverter having an input node coupled to the second bit line and an output node coupled to the first bit line. The control circuit may be configured to activate the first inverter without activating the second inverter during a first time period and to activate the first inverter and the second inverter at the same time during a second time period after the first time period.
    Type: Application
    Filed: October 22, 2013
    Publication date: August 21, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hak SHIN, Yong-Sang PARK, Young-Yong BYUN, In-Chul JEONG