Patents by Inventor Yong Tae Jeon

Yong Tae Jeon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220309014
    Abstract: Provided are a Peripheral Component Interconnect Express (PCIe) interface device and a method of operating the same. The PCIe interface device may include a performance analyzer and a traffic class controller. The performance analyzer may be configured to measure throughputs of multiple functions executed on one or more Direct Memory Access (DMA) devices. The traffic class controller may be configured to allocate traffic class values to transaction layer packets received from the multiple functions based on the throughputs of the multiple functions.
    Type: Application
    Filed: September 3, 2021
    Publication date: September 29, 2022
    Inventors: Yong Tae Jeon, Ji Woon Yang, Sang Hyun Yoon, Se Hyeon Han
  • Publication number: 20220311590
    Abstract: Interface devices and systems that include interface devices are disclosed. In some implementations, a device includes a transceiver configured to transmit and receive data, a lane margining controller in communication with the transceiver and configured to control the transceiver to transmit, through a margin command, to an external device, a request for requesting a state of an elastic buffer of the external device, and control the transceiver to receive the state of the elastic buffer of from the external device, and a port setting controller adjust a clock frequency range of a spread spectrum clocking scheme based on the state of the elastic buffer.
    Type: Application
    Filed: June 14, 2022
    Publication date: September 29, 2022
    Inventors: Yong Tae JEON, Dae Sik PARK, Jae Young JANG, Byung Cheol KANG, Seung Duk CHO
  • Publication number: 20220309021
    Abstract: Provided are a Peripheral Component Interconnect Express (PCIe) interface device and a method of operating the same. The PCIe interface device includes a first buffer, a second buffer, and a buffer controller. The first buffer may be configured to store a plurality of first transaction layer packets received from multiple functions. The second buffer may be configured to store a plurality of second transaction layer packets received from the multiple functions. The buffer controller may be configured to, when a first buffer of a switch is full, realign an order in which the plurality of second transaction layer packets are to be output from the second buffer to the switch, based on IDs of the plurality of second transaction layer packets.
    Type: Application
    Filed: September 3, 2021
    Publication date: September 29, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220300448
    Abstract: A PCIe device and a method of operating the same are provided. The PCIe device may include a throughput calculator configured to calculate a throughput of each of a plurality of functions, a throughput analysis information generator configured to generate throughput analysis information indicating a result of a comparison between a throughput limit and the calculated throughput, a delay time information generator configured to generate a delay time for delaying a command fetch operation for each function based on the throughput analysis information, a command lookup table storage configured to store command-related information and a delay time of a function corresponding to a target command, the command-related information including information related to the target command to be fetched from a host, and a command fetcher configured to fetch the target command based on the command-related information and the delay time of the corresponding function.
    Type: Application
    Filed: September 3, 2021
    Publication date: September 22, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220300442
    Abstract: Provided are a Peripheral Component Interconnect Express (PCIe) device and a method of operating the same. The PCIe device may include a performance analyzer, a delay time information generato and a command fetcher. The performance analyzer may measure throughputs of a plurality of functions, and generate throughput analysis information indicating a comparison result between the throughputs of the plurality of functions and throughput limits corresponding to the plurality of functions. The delay time information generator may generate a delay time for delaying a command fetch operation for each of the plurality of functions based on the throughput analysis information. The command fetcher may fetch a target command from a host based on a delay time of a function corresponding to the target command.
    Type: Application
    Filed: January 3, 2022
    Publication date: September 22, 2022
    Inventors: Yong Tae JEON, Ji Woon YANG, Sang Hyun YOON, Se Hyeon HAN
  • Publication number: 20220261311
    Abstract: Provided herein is a PCIe interface device. The PCIe interface device may include a NOP DLLP generator configured to generate a No Operation (NOP) data link layer packet (DLLP) including event information representing an event in response to the occurrence of the event and a transmitter configured to transmit the NOP DLLP to an external device through a link including a plurality of lanes.
    Type: Application
    Filed: July 20, 2021
    Publication date: August 18, 2022
    Inventors: Yong Tae JEON, Gil Bong PARK, Dong Jin SEONG
  • Publication number: 20210391973
    Abstract: Interface devices and systems that include interface devices are disclosed. In some implementations, a device includes a transceiver configured to transmit and receive data, a lane margining controller in communication with the transceiver and configured to control the transceiver to transmit, through a margin command, to an external device, a request for requesting a state of an elastic buffer of the external device, and control the transceiver to receive the state of the elastic buffer of from the external device, and a port setting controller adjust a clock frequency range of a spread spectrum clocking scheme based on the state of the elastic buffer.
    Type: Application
    Filed: June 16, 2021
    Publication date: December 16, 2021
    Inventors: Yong Tae JEON, Dae Sik PARK, Jae Young JANG, Byung Cheol KANG, Seung Duk CHO
  • Patent number: 10102125
    Abstract: A peripheral component interconnect (PCI) device includes a first memory which includes a plurality of page buffers, a base address register which includes a plurality of base addresses, and a first address translation unit which translates each of the plurality of base addresses to a corresponding one of a plurality of virtual addresses. A map table includes a plurality of map table entries each accessed in correspondence to each of the plurality of virtual addresses, and maps each of the plurality of virtual addresses onto a physical address of physical addresses of the plurality of page buffers. The first address translation unit translates each of the plurality of virtual addresses to a corresponding one of the physical addresses using the map table.
    Type: Grant
    Filed: September 24, 2015
    Date of Patent: October 16, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun Seok Cha, Ki Jo Jung, Ki Chul Noh, Yeong Kyun Lee, Yong Tae Jeon, Han Chan Jo
  • Patent number: 10002085
    Abstract: A peripheral component interconnect (PCI) device includes a PCI register including a base address register (BAR) configured to determine a first memory area accessed by a PCI host, an offset register configured to store an offset transmitted from the PCI host, an address translation unit (ATU) configured to detect an operation of the PCI host writing the offset to the offset register and to change an accessed area by the PCI host to a second memory area based on the offset stored in the offset register, and a device memory including the first memory area and the second memory area, the device memory configured to store data transmitted from the PCI host and to transmit data stored therein to the PCI host.
    Type: Grant
    Filed: November 12, 2015
    Date of Patent: June 19, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun Seok Cha, Yong Tae Jeon, Ki Chul Noh, Ki Jo Jung, Chandrashekar Tandavapura Jagadish, Vamshi Krishna Komuravelli
  • Patent number: 9588948
    Abstract: An apparatus and method for editing a document are disclosed. The apparatus is installed on a first terminal, that is, a mobile terminal of a user, in order to edit a document of a document file stored in the first terminal. The apparatus includes a document storage unit and an edited document generation unit. The document storage unit stores at least one document file. The edited document generation unit extracts an area of interest from a document file stored in the document storage unit and displayed on a display unit of the first terminal, and generates an edited document. The document file is a portable document format (PDF) file.
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: March 7, 2017
    Assignee: Unidocs Co., Ltd.
    Inventors: Ghi-Tai Cheong, Seok-Kyun Koo, Don Donghoon Choi, Yong-Tae Jeon, Kwang-Wan Yang
  • Publication number: 20160147676
    Abstract: A peripheral component interconnect (PCI) device includes a PCI register including a base address register (BAR) configured to determine a first memory area accessed by a PCI host, an offset register configured to store an offset transmitted from the PCI host, an address translation unit (ATU) configured to detect an operation of the PCI host writing the offset to the offset register and to change an accessed area by the PCI host to a second memory area based on the offset stored in the offset register, and a device memory including the first memory area and the second memory area, the device memory configured to store data transmitted from the PCI host and to transmit data stored therein to the PCI host.
    Type: Application
    Filed: November 12, 2015
    Publication date: May 26, 2016
    Inventors: HYUN SEOK CHA, YONG TAE JEON, KI CHUL NOH, KI JO JUNG, CHANDRASHEKAR TANDAVAPURA JAGADISH, VAMSHI KRISHNA KOMURAVELLI
  • Publication number: 20160098358
    Abstract: A peripheral component interconnect (PCI) device includes a first memory which includes a plurality of page buffers, a base address register which includes a plurality of base addresses, and a first address translation unit which translates each of the plurality of base addresses to a corresponding one of a plurality of virtual addresses. A map table includes a plurality of map table entries each accessed in correspondence to each of the plurality of virtual addresses, and maps each of the plurality of virtual addresses onto a physical address of physical addresses of the plurality of page buffers. The first address translation unit translates each of the plurality of virtual addresses to a corresponding one of the physical addresses using the map table.
    Type: Application
    Filed: September 24, 2015
    Publication date: April 7, 2016
    Inventors: HYUN SEOK CHA, KI JO JUNG, KI CHUL NOH, YEONG KYUN LEE, YONG TAE JEON, HAN CHAN JO
  • Publication number: 20150149897
    Abstract: An apparatus and method for editing a document are disclosed. The apparatus is installed on a first terminal, that is, a mobile terminal of a user, in order to edit a document of a document file stored in the first terminal. The apparatus includes a document storage unit and an edited document generation unit. The document storage unit stores at least one document file. The edited document generation unit extracts an area of interest from a document file stored in the document storage unit and displayed on a display unit of the first terminal, and generates an edited document. The document file is a portable document format (PDF) file.
    Type: Application
    Filed: October 28, 2014
    Publication date: May 28, 2015
    Inventors: Ghi-Tai CHEONG, Seok-Kyun KOO, Don Donghoon CHOI, Yong-Tae JEON, Kwang-Wan YANG
  • Patent number: 7764249
    Abstract: A method and apparatus for driving a plasma display panel for preventing and a spot misfire and a miswriting is disclosed. In the method, wall charges are formed at a discharge cell in an initial period. The discharge cell selects discharge cells in an address period. A wall charge control period is arranged between said initialization period and said address period. A wall charge distribution at the discharge cell is controlled in the wall charge control period. A sustain discharge is caused at discharge cells selected in said address period in the sustain period.
    Type: Grant
    Filed: December 28, 2005
    Date of Patent: July 27, 2010
    Assignee: LG Electronics Inc.
    Inventors: Young Dae Kim, Sang Jin Yun, Yong Tae Jeon
  • Patent number: 7109951
    Abstract: A method and apparatus for driving a plasma display panel for preventing and a spot misfire and a miswriting is disclosed. In the method, wall charges are formed at a discharge cell in an initial period. The discharge cell selects discharge cells in an address period. A wall charge control period is arranged between said initialization period and said address period. A wall charge distribution at the discharge cell is controlled in the wall charge control period. A sustain discharge is caused at discharge cells selected in said address period in the sustain period.
    Type: Grant
    Filed: January 15, 2004
    Date of Patent: September 19, 2006
    Assignee: LG Electronics Inc.
    Inventors: Young Dae Kim, Sang Jin Yun, Yong Tae Jeon
  • Publication number: 20040155836
    Abstract: A method and apparatus for driving a plasma display panel for preventing and a spot misfire and a miswriting is disclosed. In the method, wall charges are formed at a discharge cell in an initial period. The discharge cell selects discharge cells in an address period. A wall charge control period is arranged between said initialization period and said address period. A wall charge distribution at the discharge cell is controlled in the wall charge control period. A sustain discharge is caused at discharge cells selected in said address period in the sustain period.
    Type: Application
    Filed: January 15, 2004
    Publication date: August 12, 2004
    Applicant: LG Electronics Inc.
    Inventors: Young Dae Kim, Sang Jin Yun, Yong Tae Jeon