Patents by Inventor Yoo Hyun NOH

Yoo Hyun NOH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230200064
    Abstract: A semiconductor device includes a stacked structure including a first region in which conductive layers and the insulating layers are stacked alternately with each other, and a second region in which sacrificial layers and the insulating layers are stacked alternately with each other, a first slit structure located at a boundary between the first region and the second region and including a first through portion passing through the stacked structure and first protrusions extending from a sidewall of the first through portion, a second slit structure located at the boundary and including a second through portion passing through the stacked structure and second protrusions extending from a sidewall of the second through portion and coupled to the first protrusions, a circuit located under the stacked structure, and a contact plug passing through the second region of the stacked structure and electrically connected to the circuit.
    Type: Application
    Filed: February 16, 2023
    Publication date: June 22, 2023
    Applicant: SK hynix Inc.
    Inventors: Yoo Hyun NOH, Da Yung BYUN
  • Patent number: 11610913
    Abstract: A semiconductor device includes a stacked structure including a first region in which conductive layers and the insulating layers are stacked alternately with each other, and a second region in which sacrificial layers and the insulating layers are stacked alternately with each other, a first slit structure located at a boundary between the first region and the second region and including a first through portion passing through the stacked structure and first protrusions extending from a sidewall of the first through portion, a second slit structure located at the boundary and including a second through portion passing through the stacked structure and second protrusions extending from a sidewall of the second through portion and coupled to the first protrusions, a circuit located under the stacked structure, and a contact plug passing through the second region of the stacked structure and electrically connected to the circuit.
    Type: Grant
    Filed: October 2, 2020
    Date of Patent: March 21, 2023
    Assignee: SK hynix Inc.
    Inventors: Yoo Hyun Noh, Da Yung Byun
  • Patent number: 11495473
    Abstract: A method of manufacturing a semiconductor device includes forming a stacked structure with first material layers and second material layers that are stacked alternately with each other, forming a first slit that passes through the stacked structure, forming a second slit that passes through the stacked structure, forming a contact hole between the first slit and the second slit that passes through the stacked structure, forming a sealing layer that seals the first slit, the second slit and the contact hole, forming first openings that pass through the sealing layer to form first sealing regions and partially expose the first slit to form first exposed regions, forming a first slit insulating layer by filling the first exposed regions and first sealing regions, etching the sealing layer to open the contact hole, and forming a first contact plug in the contact hole.
    Type: Grant
    Filed: January 28, 2021
    Date of Patent: November 8, 2022
    Assignee: SK hynix Inc.
    Inventor: Yoo Hyun Noh
  • Publication number: 20220285285
    Abstract: The present technology relates to a memory device and a method of manufacturing the same. A memory device according to an embodiment of the present disclosure includes a main chip region, a chip guard region disposed adjacent to the main chip region, a plurality of chip guard patterns formed in the chip guard region, and a buffer slit formed in a space between the plurality of chip guard patterns.
    Type: Application
    Filed: September 7, 2021
    Publication date: September 8, 2022
    Applicant: SK hynix Inc.
    Inventor: Yoo Hyun NOH
  • Publication number: 20220246638
    Abstract: A method for fabricating a semiconductor device includes preparing a lower structure including an interconnection, forming a first contact plug coupled to the interconnection, and forming an alternating stack of dielectric layers and sacrificial layers over the first contact plug and the lower structure. The method further includes forming an opening that penetrates the alternating stack and exposes the first contact plug, forming a sacrificial plug including a void in the opening, forming a contact hole that exposes the first contact plug by etching a portion of the sacrificial plug, and forming a second contact plug in the contact hole.
    Type: Application
    Filed: July 13, 2021
    Publication date: August 4, 2022
    Applicant: SK hynix Inc.
    Inventor: Yoo Hyun NOH
  • Publication number: 20220059561
    Abstract: A method for fabricating a semiconductor device includes forming a source structure over a lower structure with interconnections; forming a first contact plug that penetrates the source structure to be coupled to the interconnections, and a first sacrificial pad that penetrates the source structure and is spaced apart from the first contact plug; forming an upper structure that covers the first sacrificial pad, the first contact plug, and the source structure; forming a second contact plug that penetrates the upper structure and contacts the first contact plug, forming a second sacrificial pad that penetrates the upper structure to contact the first sacrificial pad and is spaced apart from the second contact plug; and replacing the first sacrificial pad and the second sacrificial pad with a dielectric supporter.
    Type: Application
    Filed: February 24, 2021
    Publication date: February 24, 2022
    Applicant: SK hynix Inc.
    Inventor: Yoo Hyun NOH
  • Publication number: 20220028701
    Abstract: A method of manufacturing a semiconductor device includes forming a stacked structure with first material layers and second material layers that are stacked alternately with each other, forming a first slit that passes through the stacked structure, forming a second slit that passes through the stacked structure, forming a contact hole between the first slit and the second slit that passes through the stacked structure, forming a sealing layer that seals the first slit, the second slit and the contact hole, forming first openings that pass through the sealing layer to form first sealing regions and partially expose the first slit to form first exposed regions, forming a first slit insulating layer by filling the first exposed regions and first sealing regions, etching the sealing layer to open the contact hole, and forming a first contact plug in the contact hole.
    Type: Application
    Filed: January 28, 2021
    Publication date: January 27, 2022
    Applicant: SK hynix Inc.
    Inventor: Yoo Hyun NOH
  • Patent number: 11227896
    Abstract: A nonvolatile memory device includes a gate line extending in a first horizontal direction; a gate electrode of a pillar shape extending in a vertical direction from the gate line; a plurality of bit lines and a plurality of source lines extending in parallel in a second horizontal direction perpendicular to the first horizontal direction, the plurality of bit lines and the plurality of source lines being stacked in the vertical direction; and a plurality of cell transistors vertically stacked to surround an outer side surface of the gate electrode between the plurality of bit lines and the plurality of source lines. Each of the cell transistors includes a gate dielectric layer which surrounds the outer side surface of the gate electrode and a channel layer which surrounds an outer side surface of the gate dielectric layer.
    Type: Grant
    Filed: October 24, 2019
    Date of Patent: January 18, 2022
    Assignees: SK hynix Inc., Seoul National University R&DB Foundation
    Inventors: Yoo-Hyun Noh, Jong-Ho Lee
  • Publication number: 20210351198
    Abstract: A semiconductor device includes a stacked structure including a first region in which conductive layers and the insulating layers are stacked alternately with each other, and a second region in which sacrificial layers and the insulating layers are stacked alternately with each other, a first slit structure located at a boundary between the first region and the second region and including a first through portion passing through the stacked structure and first protrusions extending from a sidewall of the first through portion, a second slit structure located at the boundary and including a second through portion passing through the stacked structure and second protrusions extending from a sidewall of the second through portion and coupled to the first protrusions, a circuit located under the stacked structure, and a contact plug passing through the second region of the stacked structure and electrically connected to the circuit.
    Type: Application
    Filed: October 2, 2020
    Publication date: November 11, 2021
    Applicant: SK hynix Inc.
    Inventors: Yoo Hyun NOH, Da Yung BYUN
  • Publication number: 20200203427
    Abstract: A nonvolatile memory device includes a gate line extending in a first horizontal direction; a gate electrode of a pillar shape extending in a vertical direction from the gate line; a plurality of bit lines and a plurality of source lines extending in parallel in a second horizontal direction perpendicular to the first horizontal direction, the plurality of bit lines and the plurality of source lines being stacked in the vertical direction; and a plurality of cell transistors vertically stacked to surround an outer side surface of the gate electrode between the plurality of bit lines and the plurality of source lines. Each of the cell transistors includes a gate dielectric layer which surrounds the outer side surface of the gate electrode and a channel layer which surrounds an outer side surface of the gate dielectric layer.
    Type: Application
    Filed: October 24, 2019
    Publication date: June 25, 2020
    Inventors: Yoo-Hyun NOH, Jong-Ho LEE
  • Patent number: 10332788
    Abstract: Provided herein may be a method of manufacturing a semiconductor device. The method may include: forming a first stack in which a first pad region, a second pad region and first dummy region are successively defined; forming a second stack on the first stack; forming a first pad structure and a first reference pattern by patterning the second stack, the first pad structure being disposed on the first pad region and having a stepped shape, the first reference pattern being disposed on the first dummy region of the first stack; forming a first pad mask pattern on the first stack, the first pad mask pattern being aligned by measuring the distance from the first reference pattern thereto and covering the first and second pad regions; and forming a second pad structure having a stepped shape by patterning the second pad region while shrinking the first pad mask pattern.
    Type: Grant
    Filed: September 28, 2017
    Date of Patent: June 25, 2019
    Assignee: SK hynix Inc.
    Inventor: Yoo Hyun Noh
  • Publication number: 20180301372
    Abstract: Provided herein may be a method of manufacturing a semiconductor device. The method may include: forming a first stack in which a first pad region, a second pad region and first dummy region are successively defined; forming a second stack on the first stack; forming a first pad structure and a first reference pattern by patterning the second stack, the first pad structure being disposed on the first pad region and having a stepped shape, the first reference pattern being disposed on the first dummy region of the first stack; forming a first pad mask pattern on the first stack, the first pad mask pattern being aligned by measuring the distance from the first reference pattern thereto and covering the first and second pad regions; and forming a second pad structure having a stepped shape by patterning the second pad region while shrinking the first pad mask pattern.
    Type: Application
    Filed: September 28, 2017
    Publication date: October 18, 2018
    Applicant: SK hynix Inc.
    Inventor: Yoo Hyun NOH
  • Patent number: 9728448
    Abstract: Disclosed is a method of manufacturing a semiconductor device, including: forming a stacked structure including a plurality of layers, the stacked structure including a cell region, and first and second contact regions; forming a first mask pattern covering the cell region and the second contact region of the stacked structure; forming steps of n layers at a boundary of the cell region and the first contact region, where n is a natural number greater than or equal to 1; forming a second mask pattern on the stacked structure, wherein the second mask pattern covers the cell region and the formed steps and is expanded to partially cover the first and second contact regions; and etching the stacked structure by k layers by using the second mask pattern as an etch barrier, where k is a natural number greater than or equal to 2.
    Type: Grant
    Filed: June 3, 2016
    Date of Patent: August 8, 2017
    Assignee: SK Hynix Inc.
    Inventor: Yoo Hyun Noh
  • Publication number: 20170207119
    Abstract: Disclosed is a method of manufacturing a semiconductor device, including: forming a stacked structure including a plurality of layers, the stacked structure including a cell region, and first and second contact regions; forming a first mask pattern covering the cell region and the second contact region of the stacked structure; forming steps of n layers at a boundary of the cell region and the first contact region, where n is a natural number greater than or equal to 1; forming a second mask pattern on the stacked structure, wherein the second mask pattern covers the cell region and the formed steps and is expanded to partially cover the first and second contact regions; and etching the stacked structure by k layers by using the second mask pattern as an etch barrier, where k is a natural number greater than or equal to 2.
    Type: Application
    Filed: June 3, 2016
    Publication date: July 20, 2017
    Inventor: Yoo Hyun NOH
  • Patent number: 9646985
    Abstract: A three-dimensional (3-D) non-volatile memory device includes channel structures each including channel layers stacked over a substrate and extending in a first direction, wherein the channel layers include well regions, respectively, vertical gates located and spaced from each other between the channel structures, and a well pick-up line contacting on the well regions of the channel layers and extending in a second direction crossing the channel structures.
    Type: Grant
    Filed: July 31, 2014
    Date of Patent: May 9, 2017
    Assignee: SK Hynix Inc.
    Inventors: Yoo Hyun Noh, Jong Moo Choi, Young Soo Ahn
  • Patent number: 8971109
    Abstract: A semiconductor memory device and a method of operating the same are provided. The method includes performing an overall erase operation such that each threshold voltage of all memory cells connected to even word lines and odd word lines in a selected memory cell block are lower than a first target level, performing an erase operation such that each threshold voltage of the memory cells connected to the even word lines are lower than a second target level which is lower than the first target level, and performing an erase operation such that each threshold voltage of the memory cells connected to the odd word lines are lower than the second target level.
    Type: Grant
    Filed: August 31, 2012
    Date of Patent: March 3, 2015
    Assignee: SK Hynix Inc.
    Inventor: Yoo Hyun Noh
  • Patent number: 8923046
    Abstract: A semiconductor memory device includes a memory cell array including first memory cells and second memory cells connected to at least one word line, a circuit group configured to perform a pre-program operation on the first memory cells using a target voltage and a main program operation on the first memory cells and the second memory cells using a final target voltage, and a control circuit configured to set the target voltage depending on variations in threshold voltages of the first memory cells caused by the main program operation of the second memory cells.
    Type: Grant
    Filed: August 31, 2012
    Date of Patent: December 30, 2014
    Assignee: SK Hynix Inc.
    Inventor: Yoo Hyun Noh
  • Publication number: 20140342519
    Abstract: A three-dimensional (3-D) non-volatile memory device includes channel structures each including channel layers stacked over a substrate and extending in a first direction, wherein the channel layers include well regions, respectively, vertical gates located and spaced from each other between the channel structures, and a well pick-up line contacting on the well regions of the channel layers and extending in a second direction crossing the channel structures.
    Type: Application
    Filed: July 31, 2014
    Publication date: November 20, 2014
    Inventors: Yoo Hyun NOH, Jong Moo CHOI, Young Soo AHN
  • Patent number: 8877587
    Abstract: A method for fabricating a nonvolatile memory device includes forming a stacked structure over a substrate defining a cell area and a peripheral area and having a source region, the stacked structure including interlayer dielectric layers and sacrifice layers, forming channel layers connected to the substrate through the stacked structure of the cell area, forming a first slit in the stacked structure of the cell area, forming a second slit in the stacked structure, the second slit including a first portion and a second portion, removing the sacrifice layers exposed through the first and second slits, forming conductive layers to fill spaces from which the sacrifice layers are removed, forming an insulating layer in the second slit, and forming a source contact by burying a conductive material in the first portion of the second slit having the insulating layer formed therein.
    Type: Grant
    Filed: December 17, 2012
    Date of Patent: November 4, 2014
    Assignee: SK Hynix Inc.
    Inventor: Yoo-Hyun Noh
  • Patent number: 8797797
    Abstract: A non-volatile memory device includes a first string and a second string that each include a first drain selection transistor, a second drain selection transistor, a plurality of memory cells, and a source selection transistor that are coupled in series in that order, respectively, a first bit line coupled with a node between the first and second drain selection transistors of the first string, and a second bit line coupled with an end node of the second string on the side of the first drain selection transistor of the second string, wherein gates of the first drain selection transistors of the first and second strings are coupled with each other, and gates of the second drain selection transistors of the first and second strings are coupled with each other.
    Type: Grant
    Filed: September 7, 2012
    Date of Patent: August 5, 2014
    Assignee: SK Hynix Inc.
    Inventor: Yoo-Hyun Noh