Patents by Inventor Young-Do Kweon

Young-Do Kweon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120164825
    Abstract: Disclosed are a semiconductor package and a manufacturing method thereof. The semiconductor package can include a semiconductor substrate, having one surface on which a conductive pad is formed; an insulating layer, being formed on one surface of the semiconductor substrate; a metal post, penetrating through the conductive pad, the semiconductor substrate, and the insulating layer; and an outer-layer circuit, being electrically connected to the metal post. With the present invention, it can become unnecessary to form an additional via for electrically connecting both surfaces of the semiconductor substrate, thereby simplifying the manufacturing process, reducing the manufacturing cost, and improving the coupling reliability.
    Type: Application
    Filed: March 1, 2012
    Publication date: June 28, 2012
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Woon-Chun KIM, Soon-Gyu Yim, Young-Do Kweon, Jae-Kwang Lee
  • Publication number: 20120152886
    Abstract: A method of manufacturing a capacitor-embedded printed circuit board, the method including providing a substrate on which a first metal layer, a dielectric layer and an adhesive resin layer are stacked on the order thereof; etching a part of the first metal layer to form a first electrode and a first circuit pattern; compressing a surface of the substrate, on which the first electrode is formed, onto a core board by interposing an insulation resin layer; forming a second electrode and a second circuit pattern on the adhesive resin layer; stacking an insulation board on the substrate such that the second electrode and the second circuit pattern are covered; and forming a third circuit pattern on the insulation board.
    Type: Application
    Filed: February 23, 2012
    Publication date: June 21, 2012
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Woon-Chun KIM, Sung Yi, Hwa-Sun Park, Sang-Chul Lee, Jong-Woo Han, Young-Do Kweon
  • Publication number: 20120129297
    Abstract: A method of manufacturing a wafer level package including: separating chips by dicing a wafer; forming a removable resin layer in a space between the separated chips and at upper parts thereof; separating the chips by dicing the removable resin layer; mounting the chips separated in a state of being surrounded by the removable resin layer, on a carrier plate; forming a molding material on the carrier plate to cover the removable resin layer; separating the carrier plate from the chips; forming a dielectric layer having redistribution lines connected to the chips, on the chips exposed by separating the carrier plate; and forming a solder resist layer on the dielectric layer to expose portions of the redistribution lines.
    Type: Application
    Filed: February 1, 2012
    Publication date: May 24, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Joon Seok KANG, Sung Yi, Young Do Kweon
  • Patent number: 8159071
    Abstract: Disclosed are a semiconductor package and a manufacturing method thereof. The semiconductor package can include a semiconductor substrate, having one surface on which a conductive pad is formed; an insulating layer, being formed on one surface of the semiconductor substrate; a metal post, penetrating through the conductive pad, the semiconductor substrate, and the insulating layer; and an outer-layer circuit, being electrically connected to the metal post. With the present invention, it can become unnecessary to form an additional via for electrically connecting both surfaces of the semiconductor substrate, thereby simplifying the manufacturing process, reducing the manufacturing cost, and improving the coupling reliability.
    Type: Grant
    Filed: March 17, 2009
    Date of Patent: April 17, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Woon-Chun Kim, Soon-Gyu Yim, Young-Do Kweon, Jae-Kwang Lee
  • Publication number: 20120084977
    Abstract: Disclosed herein is a method of manufacturing a block module including: mounting an electronic part on a base substrate on which a ground terminal is formed; forming a lead frame to extend to the outside of the base substrate from the ground terminal; connecting a flexible printed circuit to a circuit layer on the base substrate; forming a mold to surround the base substrate; cutting the lead frame and exposing the cut surface of the lead frame to the outside of the mold; and forming a metal coating layer connected to the lead frame on the mold, whereby the metal coating layer is formed to surround the mold to interrupt the electromagnetic waves and the metal coating layer is connected to the ground terminal by the lead frame to make the process simple.
    Type: Application
    Filed: October 7, 2011
    Publication date: April 12, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Seung Wook PARK, Young Do KWEON, Ju Pyo HONG, Seung Wan SHIN, Kyung Seob OH
  • Publication number: 20120073870
    Abstract: Disclosed is a printed circuit board, including a base member, an insulating layer formed on each of both surfaces of the base member so that the surfaces of the base member are flattened, a circuit layer formed on the insulating layer, and a via for connecting the circuit layer formed on one surface of the base member with the circuit layer formed on the other surface of the base member. A method of manufacturing the printed circuit board is also provided.
    Type: Application
    Filed: August 19, 2011
    Publication date: March 29, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Hyung Jin JEON, Young Do KWEON, Seung Wook PARK, Seon Hee MOON
  • Publication number: 20120073861
    Abstract: A printed circuit board and a manufacturing method of the printed circuit board are disclosed. The printed circuit board includes: a first insulation layer having a first pattern formed thereon; a first trench caved in one surface of the first insulation layer along at least a portion of the first pattern; and a second insulation layer stacked on one surface of the first insulation layer so as to cover the first pattern. The first trench is filled by the second insulation layer.
    Type: Application
    Filed: September 16, 2011
    Publication date: March 29, 2012
    Inventors: Ju-Pyo HONG, Young-Do Kweon, Jin-Gu Kim, Seon-Hee Moon, Dong-Jin Lee, Seung-Wook Park
  • Patent number: 8143099
    Abstract: The present invention relates to a method of manufacturing a semiconductor package capable of simplifying a process and remarkably reducing a production cost by including the steps of: preparing a different bonded panel including at least one metal layer; forming a pad unit electrically connected to the metal layer; mounting a semiconductor chip over the different bonded panel to be electrically connected to the pad unit; sealing the semiconductor chip; forming a rearrangement wiring layer by etching the metal layer; and forming an external connection unit electrically connected to the rearrangement wiring layer.
    Type: Grant
    Filed: May 5, 2009
    Date of Patent: March 27, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Seung Wook Park, Jin Gu Kim, Jong Hwan Baek, Jong Yun Lee, Hyung Jin Jeon, Young Do Kweon
  • Publication number: 20120067636
    Abstract: Disclosed herein is an interposer-embedded printed circuit board, including: a substrate including a cavity formed in one side thereof and having a predetermined height in a thickness direction of the substrate; an interposer disposed in the cavity and including a wiring region and an insulating region; and a circuit layer formed in the substrate and including a connection pattern connected with one side of the wiring region. The interposer-embedded printed circuit board is advantageous in that an interposer is embedded in a substrate, so that the thickness of a semiconductor package can be reduced, thereby keeping up with the trend of slimming the semiconductor package.
    Type: Application
    Filed: September 15, 2011
    Publication date: March 22, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Jin Gu KIM, Mi Jin KIM, Young Ho KIM, Seung Wook PARK, Hee Kon LEE, Young Do KWEON
  • Patent number: 8138613
    Abstract: Microelectronic devices and methods for manufacturing microelectronic devices are described herein. An embodiment of one such method includes attaching a plurality of singulated microelectronic dies to a removable support member with an active side of the individual dies facing toward the support member, depositing a flowable material onto the dies and a portion of the removable support member such that the flowable material covers a back side of the individual dies and is disposed between adjacent dies, and removing the support member from the active sides of the dies.
    Type: Grant
    Filed: March 21, 2011
    Date of Patent: March 20, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Young Do Kweon, J. Michael Brooks, Tongbi Jiang
  • Publication number: 20120049357
    Abstract: A method for forming metallurgical interconnections and polymer adhesion of a flip chip to a substrate includes providing a chip having a set of bumps formed on a bump side thereof and a substrate having a set of interconnect points on a metallization thereon, providing a measured quantity of a polymer adhesive in a middle region of the chip on the bump side, aligning the chip with the substrate so that the set of bumps aligns with the set of interconnect points, pressing the chip and the substrate toward one another so that a portion of the polymer adhesive contacts the substrate and the bumps contact the interconnect points, and heating the bumps to a temperature sufficiently high to form a metallurgical connection between the bumps and the interconnect points.
    Type: Application
    Filed: October 7, 2011
    Publication date: March 1, 2012
    Applicant: STATS CHIPPAC, LTD.
    Inventors: Nazir Ahmad, Young-Do Kweon, Samuel Tam, Kyung-Moon Kim, Rajendra D. Pendse
  • Patent number: 8119450
    Abstract: A method for forming metallurgical interconnections and polymer adhesion of a flip chip to a substrate includes providing a chip having a set of bumps formed on a bump side thereof and a substrate having a set of interconnect points on a metallization thereon, providing a measured quantity of a polymer adhesive in a middle region of the chip on the bump side, aligning the chip with the substrate so that the set of bumps aligns with the set of interconnect points, pressing the chip and the substrate toward one another so that a portion of the polymer adhesive contacts the substrate and the bumps contact the interconnect points, and heating the bumps to a temperature sufficiently high to form a metallurgical connection between the bumps and the interconnect points. Also, a flip chip package is made by the method. The metallurgical connection includes an alloy of gold and tin at the interface between the bumps and the interconnect points.
    Type: Grant
    Filed: May 26, 2009
    Date of Patent: February 21, 2012
    Assignee: STATS ChipPAC, Ltd.
    Inventors: Nazir Ahmad, Young-Do Kweon, Samuel Tam, Kyung-Moon Kim, Rajendra D. Pendse
  • Patent number: 8110914
    Abstract: A wafer level package includes a chip, a removable resin layer, a molding material, a dielectric layer, redistribution lines and a solder resist. The removable resin layer is formed to surround side surfaces and a lower surface of the chip. The molding material is formed on the lower surface of the removable resin layer. The dielectric layer is formed over the removable resin layer including the chip and having via holes to expose portions of the chip. The redistribution lines are formed on the dielectric layer including insides of the via holes to be connected to the chip. The solder resist layer is formed on the dielectric layer to expose portions of the redistribution lines.
    Type: Grant
    Filed: January 7, 2009
    Date of Patent: February 7, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Joon Seok Kang, Sung Yi, Young Do Kweon
  • Publication number: 20120018897
    Abstract: Disclosed herein is a semiconductor module, including: a substrate including wiring patterns formed on both sides thereof; a first device mounted on the substrate; a first molding layer made of a molding material, surrounding the first device and including via holes formed therein to interconnect with the wiring pattern formed on one side of the substrate; and a second device mounted on the first molding layer and electrically connected with the wiring pattern formed on one side of the substrate through the via holes formed in the first molding layer.
    Type: Application
    Filed: October 4, 2010
    Publication date: January 26, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Seung Wook Park, Young Do Kweon, Ju Pyo Hong
  • Publication number: 20120012378
    Abstract: Disclosed is a printed circuit board, including a base member, an insulating layer formed on each of both surfaces of the base member so that the surfaces of the base member are flattened, a circuit layer formed on the insulating layer, and a via for connecting the circuit layer formed on one surface of the base member with the circuit layer formed on the other surface of the base member. A method of manufacturing the printed circuit board is also provided.
    Type: Application
    Filed: September 29, 2010
    Publication date: January 19, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Hyung Jin Jeon, Young Do Kweon, Seung Wook Park, Seon Hee Moon
  • Patent number: 8093705
    Abstract: A dual face package includes a semiconductor substrate including a through-electrode connected to a die pad disposed on one side of the semiconductor substrate, and a lower redistribution layer disposed on another side thereof and connected to the through-electrode, an insulating layer including a post electrode connected to the through-electrode, and an upper redistribution layer disposed on one side thereof and connected to the post electrode, and an adhesive layer disposed on the one side of the semiconductor substrate so as to attach the insulating layer to the semiconductor substrate such that the through-electrode is connected to the post electrode.
    Type: Grant
    Filed: January 22, 2009
    Date of Patent: January 10, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Seung Wook Park, Young Do Kweon, Jingli Yuan, Seon Hee Moon, Ju Pyo Hong, Jae Kwang Lee
  • Publication number: 20110309501
    Abstract: Disclosed herein is a semiconductor package module. The semiconductor package module includes a circuit substrate having an external connection pattern; electronic components mounted on the circuit substrate; a molding structure having a structure surrounding the circuit substrate so as to seal the electronic components from the external environment; and an external connection structure of which one portion is connected to the external connection pattern and the other portion is exposed to the outside of the molding structure.
    Type: Application
    Filed: October 5, 2010
    Publication date: December 22, 2011
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Seung Wook Park, Young Do Kweon, Mi Jin Park
  • Publication number: 20110298102
    Abstract: A semiconductor package and a method of manufacturing the semiconductor package are disclosed. A semiconductor package in accordance with an embodiment of the present invention includes a substrate, which is formed with a ground circuit and mounted with a semiconductor chip on one surface, a conductive ground layer, which is formed on the other surface of the substrate and connected with the ground circuit, a molding, which seals up the ground layer and the substrate having the semiconductor chip mounted thereon, and a conductive shield, which covers the molding and is connected with the ground layer. With a semiconductor package in accordance with an embodiment of the present invention, grounding for shielding is possible even in an entirely molded structure, and a double shielding structure to improve the shielding property.
    Type: Application
    Filed: September 28, 2010
    Publication date: December 8, 2011
    Inventors: Do-Jae Yoo, Young-Do Kweon, Joon-Seok Kang, Chang-Bae Lee
  • Patent number: 8064215
    Abstract: A semiconductor chip package and a printed circuit board having an embedded semiconductor chip package are disclosed. The semiconductor chip package may include a semiconductor chip that has at least one chip pad formed on one side, and a capacitor formed on the other side of the semiconductor chip.
    Type: Grant
    Filed: September 5, 2008
    Date of Patent: November 22, 2011
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Yul-Kyo Chung, Sung Yi, Soon-Gyu Yim, Seog-Moon Choi, Jin-Gu Kim, Young-Do Kweon
  • Publication number: 20110273266
    Abstract: There are provided a resistor and a method of fabricating the same. More particularly, there are provided a resistor having a parallel structure capable of easily implementing a resistance value when forming a resistor directly on a wafer during a wafer process, and a method of fabricating the same. The resistor includes: a substrate; a lower resistant material layer formed on the upper portion of the substrate; an insulating layer to be stacked on the upper portion of the lower resistant material layer; an upper resistant material layer to be stacked on the upper portion of the insulating layer; and two penetration parts vertically penetrating through the insulating layer, wherein the penetration part is filled with a resistant material having the same component as that of the lower resistant material layer and the upper resistant material layer to electrically connect the upper resistant material layer to the lower resistant material layer.
    Type: Application
    Filed: September 28, 2010
    Publication date: November 10, 2011
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Mi Jin Park, Young Do Kweon, Jin Gu Kim