Patents by Inventor Young-Hwan Shin

Young-Hwan Shin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120244662
    Abstract: A single-layer board on chip package substrate and a manufacturing method thereof are disclosed. In accordance with an embodiment of the present invention, the single-layer board on chip package substrate includes an insulator, a circuit pattern and a flip-chip bonding pad, which are formed on an upper surface of the insulator, a conductive bump, which is in contact with a lower surface of the circuit pattern and penetrates through the insulator, a solder resist layer, which is formed on the upper surface of the insulator such that at least a portion of the flip-chip bonding pad is exposed, and a flip-chip bonding bump, which is formed on an upper surface of the flip-chip bonding pad in order to make a flip-chip connection with an electronic component.
    Type: Application
    Filed: June 7, 2012
    Publication date: September 27, 2012
    Applicant: Samsung Electro-Mechanics Co., Ltd
    Inventors: Ji-Eun KIM, Nam-Keun Oh, Jung-Hyun Park, Young-Ji Kim, Jong-Gyu Choi, Sang-Duck Kim, Young-Hwan Shin, Kyung-Ro Yoon
  • Patent number: 8253034
    Abstract: Disclosed herein is a printed circuit board. The printed circuit board includes a base substrate including a first region on which a semiconductor chip is mounted and a second region positioned outside the first region, first insulating patterns covering the base substrate and including trenches formed on the second region, and second insulating patterns protruding from the first insulating patterns on the second region. The trench and the second insulating pattern may be used as a structure defining an underfill forming material in a preset shape during the process of forming an underfill.
    Type: Grant
    Filed: November 10, 2010
    Date of Patent: August 28, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Byoung Chan Kim, Young Hwan Shin, Chin Kwan Kim, Dong Won Kim, Kui Won Kang
  • Patent number: 8236690
    Abstract: A method for fabricating a semiconductor package substrate, including: preparing a copper clad laminate and half etching a copper foil on a wire bonding pad side of the copper clad laminate; depositing a first etching resist on the opposite sides of the copper clad laminate; forming circuit patterns on the first etching resist, constructing circuits including a wire bonding pad and a ball pad after the model of the circuit patterns, and removing the first etching resist; applying a solder resist to the copper clad laminate in such a way to expose the wire bonding pad and the ball pad; and plating the wire bonding pad with gold and subjecting the ball pad to surface treatment.
    Type: Grant
    Filed: June 22, 2010
    Date of Patent: August 7, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Kyoung Ro Yoon, Young Hwan Shin, Yoon Su Kim, Tae Gon Lee
  • Publication number: 20120168212
    Abstract: Disclosed herein are a printed circuit board and a method for manufacturing the same. The printed circuit board includes: a base substrate having a metal pattern for a circuit; and a surface roughness provided on the metal pattern, wherein the surface roughness has a first surface roughness in an anchor structure and a second surface roughness having a black oxide layer in a needle structure formed on the first surface roughness.
    Type: Application
    Filed: November 30, 2011
    Publication date: July 5, 2012
    Applicants: KOREA E&S CO., LTD., SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Hyung Gi HA, Jae Won JUNG, Yong Hwan KIM, Jong Jin LEE, Ja Ho KOO, Young Hwan SHIN, Dong Kyu LEE
  • Patent number: 8201324
    Abstract: An electronic component embedded printed circuit board and a method for manufacturing the same are disclosed. The method includes: providing a first carrier having a first circuit pattern formed on one surface thereof; providing a second carrier having a second circuit pattern formed on one surface thereof; flip-chip bonding an electronic component to the first circuit pattern; stacking one side of an insulator on one side of the first carrier to cover the electronic component; compressing the second carrier having the second circuit pattern formed on one surface thereof on an other side of the insulator; and removing the first carrier and the second carrier. The method can improve the degree of conformation for an electrical component by embedding the electrical component using a flip-chip bonding method and can improve the yield by simplifying the production process.
    Type: Grant
    Filed: January 26, 2009
    Date of Patent: June 19, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Byoung-Chan Kim, Young-Hwan Shin, Jong-Jin Lee
  • Publication number: 20120134125
    Abstract: An electronic component embedded printed circuit board and a method for manufacturing the same are disclosed. The method includes: providing a first carrier having a first circuit pattern formed on one surface thereof; providing a second carrier having a second circuit pattern formed on one surface thereof; flip-chip bonding an electronic component to the first circuit pattern; stacking one side of an insulator on one side of the first carrier to cover the electronic component; compressing the second carrier having the second circuit pattern formed on one surface thereof on an other side of the insulator; and removing the first carrier and the second carrier. The method can improve the degree of conformation for an electrical component by embedding the electrical component using a flip-chip bonding method and can improve the yield by simplifying the production process.
    Type: Application
    Filed: February 1, 2012
    Publication date: May 31, 2012
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Byoung-Chan Kim, Young-Hwan Shin, Jong-Jin Lee
  • Patent number: 8144972
    Abstract: The present invention relates to a method for manufacturing a printed circuit board and an apparatus for manufacturing the same; and, more particularly, to a method for manufacturing a printed circuit board and an apparatus for manufacturing the same capable of improving the degree of matching between contact holes and pads by correcting exposure position data of an exposing process for forming the pads according to positions of the contact holes.
    Type: Grant
    Filed: September 17, 2008
    Date of Patent: March 27, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Chung Woo Cho, Seon Ha Kang, Young Hwan Shin, Jong Jin Lee
  • Publication number: 20120043128
    Abstract: The present invention provides a multilayer printed circuit board and a method for manufacturing the same. The printed circuit board includes: an inner circuit layer which is disposed on a first insulating layer; a via land which is disposed on the first insulating layer to be spaced apart from the inner circuit layer and has a hole; a second insulating layer which is disposed on the first insulating layer including the inner circuit layer and the via land; first and second outer circuit layers which are disposed on outer surfaces of the first and second insulating layers, respectively; and a via which passes through the hole of the via land and the first and second insulating layers and electrically interconnects the first and second outer circuit layers.
    Type: Application
    Filed: April 6, 2011
    Publication date: February 23, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Kyoung Ro Yoon, Joung Gul Ryu, Young Hwan Shin
  • Patent number: 8106308
    Abstract: A printed circuit board for a package includes a first insulation layer, on one side of which an electronic component having a plurality of electrical contacts is mounted; a plurality of first bond pads formed on the other side of the first insulation layer in predetermined intervals, which are electrically connected with the electrical contacts; a second insulation layer stacked on the other side of the first insulation layer, with those portions removed where the first bond pads are formed; and a second bond pad, which is formed on a surface of the second insulation layer in correspondence with positions between the plurality of the first bond pads, and which is electrically connected with the electrical contacts. The bond pads can be implemented in two layers, as opposed to the case of forming the bond pads in one layer, in a predetermined area of a printed circuit board.
    Type: Grant
    Filed: September 17, 2007
    Date of Patent: January 31, 2012
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Hyung-Jin Jeon, Young-Hwan Shin, Tae-Gon Lee
  • Patent number: 8084696
    Abstract: A printed circuit board and a method of manufacturing the same are disclosed. The method of manufacturing a printed circuit board including a connecting layer configured to which is configured to electrically connect both sides of an insulator, and a pad part, electrically connect both sides of an insulator, and a pad part formed in one side of the insulator to be directly in contact with the connecting layer, includes: forming a seed layer part on one side of the insulator, a portion of the seed layer part being bulged, forming a via hole by processing the other side of the insulator, corresponding to the bulged portion of the seed layer part, forming the connecting layer inside the via hole, and forming a plating layer, corresponding to the pad part, on the seed layer part. A pattern having a finer pitch, maintaining a VOP structure, can be formed and a lower side of a substrate is not penetrated through when a via hole is processed.
    Type: Grant
    Filed: April 23, 2009
    Date of Patent: December 27, 2011
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Tae-Gui Kim, Young-Hwan Shin, Jae-Soo Lee, Tae-Gon Lee
  • Publication number: 20110286191
    Abstract: Disclosed herein is a printed circuit board. The printed circuit board includes a base substrate including a first region on which a semiconductor chip is mounted and a second region positioned outside the first region, first insulating patterns covering the base substrate and including trenches formed on the second region, and second insulating patterns protruding from the first insulating patterns on the second region. The trench and the second insulating pattern may be used as a structure defining an underfill forming material in a preset shape during the process of forming an underfill.
    Type: Application
    Filed: November 10, 2010
    Publication date: November 24, 2011
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Byoung Chan Kim, Young Hwan Shin, Chin Kwan Kim, Dong Won Kim, Kui Won Kang
  • Publication number: 20110266671
    Abstract: Disclosed herein are a substrate for a semiconductor package and a manufacturing method thereof. The substrate for the semiconductor package, which has a single-sided substrate structure including circuit patterns having a connection pad formed on only an electronic component mounting surface, can directly connect a connection pad on the top of the substrate to external connection terminals on the bottom of the substrate through a connection via formed of a metal plating layer formed in an inner wall of the via hole and a conductive metal paste filled in the via hole.
    Type: Application
    Filed: November 18, 2010
    Publication date: November 3, 2011
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Kwang Seop Youm, Young Hwan Shin, Kyoung Ro Yoon, Sang Duck Kim, Kyo Min Jung, Bong Hie Jung
  • Publication number: 20110110058
    Abstract: A single-layer board on chip package substrate and a manufacturing method thereof are disclosed. In accordance with an embodiment of the present invention, the single-layer board on chip package substrate includes an insulator, a circuit pattern and a flip-chip bonding pad, which are formed on an upper surface of the insulator, a conductive bump, which is in contact with a lower surface of the circuit pattern and penetrates through the insulator, a solder resist layer, which is formed on the upper surface of the insulator such that at least a portion of the flip-chip bonding pad is exposed, and a flip-chip bonding bump, which is formed on an upper surface of the flip-chip bonding pad in order to make a flip-chip connection with an electronic component.
    Type: Application
    Filed: March 26, 2010
    Publication date: May 12, 2011
    Inventors: Ji-Eun KIM, Nam-Keun Oh, Jung-Hyun Park, Young-Ji Kim, Jong-Gyu Choi, Sang-Duck Kim, Young-Hwan Shin, Kyung-Ro Yoon
  • Publication number: 20110101510
    Abstract: A single-layer board on chip package substrate and a manufacturing method thereof are disclosed. In accordance with an embodiment of the present invention, the substrate includes an insulator, a first pad and a second pad, which are provided on an upper surface of the insulator, a through-hole, which is formed in the insulator such that a lower surface of the first pad is exposed, and a solder resist layer, which is formed on the upper surface of the insulator such that at least a portion of the second pad is exposed.
    Type: Application
    Filed: October 26, 2010
    Publication date: May 5, 2011
    Inventors: Kyung-Ro YOON, Young-Mi Lee, Young-Hwan Shin
  • Publication number: 20110095421
    Abstract: There is provided a flip chip package including an electronic device, a board including a conductive pad disposed inside a mounting region of the board on which the electronic device is mounted, and a connection pad disposed outside the mounting region, a resin layer formed on the board and including a trench formed by removing a part of the resin layer, and a dam member provided on the trench and preventing the leakage of an underfill between the mounting region and the connection pad. Since the dam member, formed on the processed resin layer, can prevent the leakage of the underfill, a package defect rate can be lowered, and connection reliability can be improved.
    Type: Application
    Filed: October 27, 2010
    Publication date: April 28, 2011
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Ey Yong Kim, Young Hwan Shin, Soon Jin Cho, Jong Yong Kim, Jin Seok Lee
  • Publication number: 20100261348
    Abstract: A method for fabricating a semiconductor package substrate, including: preparing a copper clad laminate and half etching a copper foil on a wire bonding pad side of the copper clad laminate; depositing a first etching resist on the opposite sides of the copper clad laminate; forming circuit patterns on the first etching resist, constructing circuits including a wire bonding pad and a ball pad after the model of the circuit patterns, and removing the first etching resist; applying a solder resist to the copper clad laminate in such a way to expose the wire bonding pad and the ball pad; and plating the wire bonding pad with gold and subjecting the ball pad to surface treatment.
    Type: Application
    Filed: June 22, 2010
    Publication date: October 14, 2010
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Kyoung Ro Yoon, Young Hwan Shin, Yoon Su Kim, Tae Gon Lee
  • Publication number: 20100258545
    Abstract: A method of manufacturing a printed circuit board is disclosed. The method in accordance with an embodiment of the present invention includes providing an insulation layer having a first area and a second area formed thereon, forming a solder resist layer on the insulation layer, in which the solder resist layer has a first opening formed thereon and the first opening exposes the first area, forming a first surface treatment layer on the first area inside the first opening, forming a second opening on the solder resist layer, in which the second opening exposes the second area, and forming a second surface treatment layer on the second area inside the second opening.
    Type: Application
    Filed: April 13, 2010
    Publication date: October 14, 2010
    Inventors: Hwa-Sub OH, Young-Hwan Shin, Jung-Woo Cho, Sung-Jin Lim
  • Patent number: 7807215
    Abstract: Disclosed herein is a method of manufacturing a copper-clad laminate for Via-On-Pad application. The pad includes the steps of providing a first copper foil layer and a second copper foil layer, on the first surfaces of which protective layers are formed; placing two sets of a first copper foil layer, an insulating layer and a second copper foil layer above and below an adhesive layer, respectively; removing the protective layers, which have been respectively formed on the second copper foil layers, and parts of the second copper foil layers; forming via holes by removing parts of the insulating layers through the regions from which the parts of the second copper foil layers have been removed, using laser processing; and forming two copper-clad laminates by removing the protective layers, which have been respectively formed on one surface of one first copper foil layer and one surface of the other first copper foil layer, and the adhesive layer.
    Type: Grant
    Filed: September 21, 2006
    Date of Patent: October 5, 2010
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Jong Jin Lee, Young Hwan Shin, Jae Min Choi, Chang Yul Oh
  • Patent number: 7802361
    Abstract: Disclosed herein is a Ball Grid Array (BGA) package board. The BGA package board includes a first external layer on which a pattern comprising a circuit pattern and a wire bonding pad pattern is formed, a second external layer on which a pattern comprising a circuit pattern and a solder ball pad pattern is formed, an insulating layer formed between the first and second external layers, a first outer via hole to electrically connect the first and second external layers to each other, and a solder resist layer formed on each of the first and second external layers, with portions of the solder resist layer corresponding to the wire bonding pad pattern and the solder ball pad pattern being opened. The solder ball pad pattern is thinner than the circuit pattern of the second external layer.
    Type: Grant
    Filed: May 23, 2008
    Date of Patent: September 28, 2010
    Assignee: Samsung Electro-Mechanics Co., Ltd
    Inventors: Kyoung-Ro Yoon, Young-Hwan Shin, Tae-Gon Lee
  • Patent number: 7795719
    Abstract: An electro component package is disclosed. The electro component package in accordance with an embodiment of the present invention includes a first package substrate having a first chip mounted on an upper surface thereof, the first chip having a through-via formed therein; a second package substrate being separated from the first package substrate and having a second chip mounted on an upper surface thereof; and a connection substrate having one end connected with an upper surface of the first chip and the other end connected with an upper surface of the second chip, the connection substrate electrically connecting the first chip with the second chip.
    Type: Grant
    Filed: January 22, 2009
    Date of Patent: September 14, 2010
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Heung-Kyu Kim, Young-Hwan Shin, Jong-Jin Lee