Patents by Inventor Young-Lim Park

Young-Lim Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11966119
    Abstract: An optical film for a display device, includes: a first refractive layer having an upper surface and a lower surface including first projections and second projections extending away from the lower surface in a first direction, the second projections having different heights than the first projections, the first projections having lateral sides with different angles of inclination that decrease in the first direction; and a second refractive layer disposed directly on the upper surface of the first refractive layer, the second refractive layer having a refractive index different from that of the first refractive layer.
    Type: Grant
    Filed: August 28, 2020
    Date of Patent: April 23, 2024
    Assignee: Samsung Display Co., Ltd.
    Inventors: Hye Lim Jang, Young Gu Kim, Ji Yun Park, Jong Ho Son, Jong Min Ok, Sun Young Chang, Baek Kyun Jeon, Kyung Seon Tak
  • Publication number: 20240125991
    Abstract: Disclosed is a transmissive wavelength tunable hyperspectral filter using layered twisted liquid crystal thin film, wherein the transmissive wavelength tunable hyperspectral filter is formed by laminating two or more layered twisted liquid crystal thin films having different broadband reflection bandgaps, wherein each of the layered twisted liquid crystal thin films includes a twisted liquid crystal layer including a plurality of unit liquid crystal molecules, and formed by arranging twisted liquid crystal complexes defining a preset cone angle along the helical axis with respect to the helical axis, and includes a pseudo-layer formed by arranging a plurality of twisted liquid crystal layers in a lengthwise direction of the helical axis at a preset inter-layer pitch (P).
    Type: Application
    Filed: October 10, 2023
    Publication date: April 18, 2024
    Inventors: Young-Ki Kim, Jun-Hyung Im, Yeongseon Choi, Bogyu Lim, Yejin Kim, Seungju Jeon, Kwang Hun Park
  • Patent number: 11938478
    Abstract: Provided is a genome extraction device to which a dual chamber structure of an outer chamber and a bead chamber is applied, more particularly a genome extraction device to which the above-described dual chamber structure is applied so that the performance of dry beads vulnerable to moisture can be maintained for a long time.
    Type: Grant
    Filed: November 18, 2021
    Date of Patent: March 26, 2024
    Assignee: SD BIOSENSOR, INC.
    Inventors: Young-Shik Cho, Sunyoung Lee, Kwanhun Lim, In-Ae Kim, Dong-Hun Kim, Hae-Joon Park, Hyo-Lim Park
  • Publication number: 20230402500
    Abstract: A capacitor structure includes lower and electrodes, and a capacitor dielectric film interposed therebetween. The lower electrode includes a lower electrode film including a first metal element, a first doped oxide film including a second metal element and an oxide of the first metal element, and a first metal oxide film. The first metal oxide film includes an oxide of the first metal element and is free of the second metal element. The upper electrode includes an upper electrode film including the first metal element, a second doped oxide film including the second metal element and an oxide of the first metal element, and a second metal oxide film that includes an oxide of the first metal element, and is free of the second metal element.
    Type: Application
    Filed: February 8, 2023
    Publication date: December 14, 2023
    Inventors: Cheol Jin CHO, Young-Lim PARK, Kyoo Ho JUNG
  • Publication number: 20230402503
    Abstract: Disclosed is a semiconductor device. The semiconductor device includes a lower electrode disposed on a substrate; a first lower interfacial film disposed on the lower electrode; a dielectric film disposed on the first lower interfacial film; a first upper interfacial film disposed on the dielectric film; and an upper electrode disposed on the first upper interfacial film, wherein each of the first lower interfacial film and the first upper interfacial film is a conductive single film, and the first lower interfacial film and the first upper interfacial film include the same metal element, wherein electronegativity of the metal element included in each of the first lower interfacial film and the first upper interfacial film is greater than electronegativity of a metal element included in the dielectric film.
    Type: Application
    Filed: March 13, 2023
    Publication date: December 14, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Lim PARK, Woo Seop LIM, Ji Min CHAE, Chang Mu AN, Jae Soon LIM
  • Patent number: 11764283
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Grant
    Filed: April 13, 2022
    Date of Patent: September 19, 2023
    Inventors: Sunmin Moon, Young-Lim Park, Kyuho Cho, Hanjin Lim
  • Publication number: 20230292496
    Abstract: Semiconductor device may include a landing pad and a lower electrode that is on and is connected to the landing pad and includes an outer portion and an inner portion inside the outer portion. The outer portion includes first and second regions. The semiconductor devices may also include a dielectric film on the first region of the outer portion on the lower electrode and an upper electrode on the dielectric film. The first region of the outer portion of the lower electrode may include a silicon (Si) dopant, the dielectric film does not extend along the second region of the outer portion. A concentration of the silicon dopant in the first region of the outer portion is different from a concentration of the silicon dopant in the second region of the outer portion and is higher than a concentration of the silicon dopant in the inner portion.
    Type: Application
    Filed: May 17, 2023
    Publication date: September 14, 2023
    Inventors: CHANG MU AN, SANG YEOL KANG, YOUNG-LIM PARK, JONG-BOM SEO, SE HYOUNG AHN
  • Patent number: 11711915
    Abstract: Semiconductor device may include a landing pad and a lower electrode that is on and is connected to the landing pad and includes an outer portion and an inner portion inside the outer portion. The outer portion includes first and second regions. The semiconductor devices may also include a dielectric film on the first region of the outer portion on the lower electrode and an upper electrode on the dielectric film. The first region of the outer portion of the lower electrode may include a silicon (Si) dopant, the dielectric film does not extend along the second region of the outer portion. A concentration of the silicon dopant in the first region of the outer portion is different from a concentration of the silicon dopant in the second region of the outer portion and is higher than a concentration of the silicon dopant in the inner portion.
    Type: Grant
    Filed: January 7, 2022
    Date of Patent: July 25, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chang Mu An, Sang Yeol Kang, Young-Lim Park, Jong-Bom Seo, Se Hyoung Ahn
  • Patent number: 11621339
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Grant
    Filed: July 30, 2021
    Date of Patent: April 4, 2023
    Inventors: Sunmin Moon, Young-Lim Park, Kyuho Cho, Hanjin Lim
  • Patent number: 11600621
    Abstract: Disclosed are semiconductor memory devices and methods of fabricating the same. The semiconductor memory device comprises a capacitor that includes a bottom electrode, a top electrode opposite to the bottom electrode across a dielectric layer, and an interface layer between the bottom electrode and the dielectric layer. The interface layer includes a combination of niobium (Nb), titanium (Ti), oxygen (O), and nitrogen (N), and further includes a constituent of the dielectric layer.
    Type: Grant
    Filed: August 26, 2021
    Date of Patent: March 7, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyooho Jung, Younsoo Kim, Young-lim Park, Jeong-Gyu Song, Se Hyoung Ahn, Changmu An
  • Patent number: 11527604
    Abstract: A semiconductor device includes a landing pad on a substrate, a lower electrode on the landing pad and connected to the landing pad, the lower electrode including an outer portion, the outer portion including first and second regions, and an inner portion inside the outer portion, a dielectric film on the lower electrode to extend along the first region of the outer portion, and an upper electrode on the dielectric film, wherein the outer portion of the lower electrode includes a metal dopant, a concentration of the metal dopant in the first region of the outer portion being different from a concentration of the metal dopant in the second region of the outer portion.
    Type: Grant
    Filed: June 9, 2021
    Date of Patent: December 13, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Lim Park, Se Hyoung Ahn, Sang Yeol Kang, Chang Mu An, Kyoo Ho Jung
  • Patent number: 11488958
    Abstract: A semiconductor device includes a landing pad on a substrate, a lower electrode on the landing pad, the lower electrode being electrically connected to the landing pad, a dielectric layer on the lower electrode, the dielectric layer extending along a profile of the lower electrode, an upper electrode on the dielectric layer, and an upper plate electrode on the upper electrode and including first fluorine (F) therein, wherein the upper plate electrode includes an interface facing the upper electrode, and wherein the upper plate electrode includes a portion in which a concentration of the first fluorine decreases as a distance from the interface of the upper plate electrode increases.
    Type: Grant
    Filed: June 30, 2020
    Date of Patent: November 1, 2022
    Inventors: Chang Mu An, Sang Yeol Kang, Young-Lim Park, Jong-Bom Seo, Se Hyoung Ahn
  • Publication number: 20220238691
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Application
    Filed: April 13, 2022
    Publication date: July 28, 2022
    Inventors: Sunmin MOON, Young-Lim PARK, Kyuho CHO, HANJIN LIM
  • Publication number: 20220130835
    Abstract: Semiconductor device may include a landing pad and a lower electrode that is on and is connected to the landing pad and includes an outer portion and an inner portion inside the outer portion. The outer portion includes first and second regions. The semiconductor devices may also include a dielectric film on the first region of the outer portion on the lower electrode and an upper electrode on the dielectric film. The first region of the outer portion of the lower electrode may include a silicon (Si) dopant, the dielectric film does not extend along the second region of the outer portion. A concentration of the silicon dopant in the first region of the outer portion is different from a concentration of the silicon dopant in the second region of the outer portion and is higher than a concentration of the silicon dopant in the inner portion.
    Type: Application
    Filed: January 7, 2022
    Publication date: April 28, 2022
    Inventors: CHANG MU AN, SANG YEOL KANG, YOUNG-LIM PARK, JONG-BOM SEO, SE HYOUNG AHN
  • Publication number: 20220085010
    Abstract: Disclosed are semiconductor devices and fabrication methods for the same. The semiconductor devices may include a bottom electrode, a dielectric layer, and a top electrode that are sequentially stacked on a semiconductor substrate. The bottom electrode includes a first doping region in contact with the dielectric layer, a main region spaced apart from the dielectric layer by the first doping region intervening therebetween, and a second doping region between the first doping region and the main region. Each of the first and second doping regions includes oxygen and a doping metal. In some embodiments, the second doping region may include nitrogen. The main region may be devoid of the doping metal. An amount of oxygen in the second doping region is less than an amount of oxygen in the first doping region.
    Type: Application
    Filed: June 29, 2021
    Publication date: March 17, 2022
    Inventors: Kyooho JUNG, Young-Lim PARK, Changmu AN, Hongseon SONG, Yukyung SHIN
  • Patent number: 11244946
    Abstract: Semiconductor device may include a landing pad and a lower electrode that is on and is connected to the landing pad and includes an outer portion and an inner portion inside the outer portion. The outer portion includes first and second regions. The semiconductor devices may also include a dielectric film on the first region of the outer portion on the lower electrode and an upper electrode on the dielectric film. The first region of the outer portion of the lower electrode may include a silicon (Si) dopant, the dielectric film does not extend along the second region of the outer portion. A concentration of the silicon dopant in the first region of the outer portion is different from a concentration of the silicon dopant in the second region of the outer portion and is higher than a concentration of the silicon dopant in the inner portion.
    Type: Grant
    Filed: June 24, 2020
    Date of Patent: February 8, 2022
    Inventors: Chang Mu An, Sang Yeol Kang, Young-Lim Park, Jong-Bom Seo, Se Hyoung Ahn
  • Patent number: 11233118
    Abstract: An integrated circuit (IC) device includes an electrode, a dielectric layer facing the electrode, and a plurality of interface layers interposed between the electrode and the dielectric layer and including a first metal. The plurality of interface layers includes a first interface layer and a second interface layer. An oxygen content of the first interface layer is different from an oxygen content of the second interface layer.
    Type: Grant
    Filed: May 1, 2019
    Date of Patent: January 25, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Lim Park, Sun-Min Moon, Chang-Hwa Jung, Young-Geun Park, Jong-Bom Seo, Kyu-Ho Cho
  • Publication number: 20210391333
    Abstract: Disclosed are semiconductor memory devices and methods of fabricating the same. The semiconductor memory device comprises a capacitor that includes a bottom electrode, a top electrode opposite to the bottom electrode across a dielectric layer, and an interface layer between the bottom electrode and the dielectric layer. The interface layer includes a combination of niobium (Nb), titanium (Ti), oxygen (O), and nitrogen (N), and further includes a constituent of the dielectric layer.
    Type: Application
    Filed: August 26, 2021
    Publication date: December 16, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyooho JUNG, Younsoo KIM, Young-Lim PARK, Jeong-Gyu SONG, Se Hyoung AHN, Changmu AN
  • Publication number: 20210359102
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Application
    Filed: July 30, 2021
    Publication date: November 18, 2021
    Inventors: Sunmin MOON, Young-Lim PARK, Kyuho CHO, HANJIN LIM
  • Patent number: 11133314
    Abstract: Disclosed are semiconductor memory devices and methods of fabricating the same. The semiconductor memory device comprises a capacitor that includes a bottom electrode, a top electrode opposite to the bottom electrode across a dielectric layer, and an interface layer between the bottom electrode and the dielectric layer. The interface layer includes a combination of niobium (Nb), titanium (Ti), oxygen (O), and nitrogen (N), and further includes a constituent of the dielectric layer.
    Type: Grant
    Filed: June 10, 2020
    Date of Patent: September 28, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyooho Jung, Younsoo Kim, Young-lim Park, Jeong-Gyu Song, Se Hyoung Ahn, Changmu An