Patents by Inventor Young-Mok Kim

Young-Mok Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11990526
    Abstract: A semiconductor device includes; an active region extending in a first horizontal direction on a substrate, source/drain regions disposed on the active region, a buried trench formed between the source/drain regions, a buried insulating layer surrounding both side walls of the buried trench in the first horizontal direction between the source/drain regions, a wing trench formed in a lower part of the buried trench and having a width greater than a width of the buried trench, and a gate electrode extending in a second horizontal direction on the active region, and disposed within each of the buried trench and the wing trench.
    Type: Grant
    Filed: May 3, 2022
    Date of Patent: May 21, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young Mok Kim, Yong Sang Jeong, Kyung Lyong Kang, Jun Gu Kang
  • Patent number: 11721640
    Abstract: An integrated circuit chip includes an SOI substrate having a structure in which a bulk substrate, a buried insulating film, and a semiconductor body layer are sequentially stacked, a conductive ion implantation region formed at a position adjacent to the buried insulating film in the bulk substrate, an integrated circuit portion formed on an active surface of the semiconductor body layer, and a penetrating electrode portion arranged at a position spaced apart from the integrated circuit portion in a horizontal direction, the penetrating electrode portion penetrating the semiconductor body layer and the buried insulating layer in a vertical direction, and the penetrating electrode portion connected to the conductive ion implantation region. An integrated circuit package and a display device include the integrated circuit chip.
    Type: Grant
    Filed: December 7, 2021
    Date of Patent: August 8, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-gu Kang, Young-mok Kim, Woon-bae Kim, Dae-cheol Seong, Yune-seok Chung
  • Publication number: 20230084408
    Abstract: A semiconductor device includes; an active region extending in a first horizontal direction on a substrate, source/drain regions disposed on the active region, a buried trench formed between the source/drain regions, a buried insulating layer surrounding both side walls of the buried trench in the first horizontal direction between the source/drain regions, a wing trench formed in a lower part of the buried trench and having a width greater than a width of the buried trench, and a gate electrode extending in a second horizontal direction on the active region, and disposed within each of the buried trench and the wing trench.
    Type: Application
    Filed: May 3, 2022
    Publication date: March 16, 2023
    Inventors: YOUNG MOK KIM, YONG SANG JEONG, KYUNG LYONG KANG, JUN GU KANG
  • Publication number: 20230077888
    Abstract: A semiconductor device includes: a substrate including first and second regions thereon; a first active region in the first region; an active pattern protruding from the first active region; a second active region in the second region; a first gate electrode on the active pattern; a second gate electrode on the second active region; a first gate insulating layer, including a first-first insulating layer, between the active pattern and the first gate electrode; and a second gate insulating layer, including a second-first insulating layer and a second-second insulating layer below the second-first insulating layer, between the second active region and the second gate electrode, wherein a thickness in a vertical direction of the first gate electrode that overlaps the active pattern in the vertical direction is equal to a thickness in the vertical direction of the second gate electrode that overlaps the second active region in the vertical direction, and an upper surface of the first gate electrode is formed at a
    Type: Application
    Filed: May 16, 2022
    Publication date: March 16, 2023
    Inventors: Young Mok KIM, Kyung Lyong KANG, Jun Gu KANG, Yong Sang JEONG
  • Patent number: 11569206
    Abstract: An integrated circuit (IC) chip includes a via contact plug extending inside a through hole passing through a substrate and a device layer, a via contact liner surrounding the via contact plug, a connection pad liner extending along a bottom surface of the substrate, a dummy bump structure integrally connected to the via contact plug, and a bump structure connected to the connection pad liner. A method of manufacturing an IC chip includes forming an under bump metallurgy (UBM) layer inside and outside the through hole and forming a first connection metal layer, a second connection metal layer, and a third connection metal layer. The first connection metal layer covers the UBM layer inside the through hole, the second connection metal layer is integrally connected to the first connection metal layer, and the third connection metal layer covers the UBM layer on the connection pad liner.
    Type: Grant
    Filed: June 3, 2021
    Date of Patent: January 31, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-hee Uh, Sung-min Kang, Jun-gu Kang, Seung-hee Go, Young-mok Kim
  • Publication number: 20220257721
    Abstract: The present invention relates to a pharmaceutical composition for treating dry eye syndrome, which comprises Gly-T?4 as an active ingredient, and the pharmaceutical composition restores damaged corneal epithelial cells and also has an effect of proliferating goblet cells, and thus is effective for treating, preventing, or alleviating dry eye syndrome.
    Type: Application
    Filed: May 28, 2018
    Publication date: August 18, 2022
    Inventors: Young Mok Kim, Wanseop Paul Kim, Key An Um
  • Publication number: 20220093527
    Abstract: An integrated circuit chip includes an SOI substrate having a structure in which a bulk substrate, a buried insulating film, and a semiconductor body layer are sequentially stacked, a conductive ion implantation region formed at a position adjacent to the buried insulating film in the bulk substrate, an integrated circuit portion formed on an active surface of the semiconductor body layer, and a penetrating electrode portion arranged at a position spaced apart from the integrated circuit portion in a horizontal direction, the penetrating electrode portion penetrating the semiconductor body layer and the buried insulating layer in a vertical direction, and the penetrating electrode portion connected to the conductive ion implantation region. An integrated circuit package and a display device include the integrated circuit chip.
    Type: Application
    Filed: December 7, 2021
    Publication date: March 24, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jun-gu KANG, Young-mok KIM, Woon-bae KIM, Dae-cheol SEONG, Yune-seok CHUNG
  • Patent number: 11222853
    Abstract: An integrated circuit chip includes an SOI substrate having a structure in which a bulk substrate, a buried insulating film, and a semiconductor body layer are sequentially stacked, a conductive ion implantation region formed at a position adjacent to the buried insulating film in the bulk substrate, an integrated circuit portion formed on an active surface of the semiconductor body layer, and a penetrating electrode portion arranged at a position spaced apart from the integrated circuit portion in a horizontal direction, the penetrating electrode portion penetrating the semiconductor body layer and the buried insulating layer in a vertical direction, and the penetrating electrode portion connected to the conductive ion implantation region. An integrated circuit package and a display device include the integrated circuit chip.
    Type: Grant
    Filed: October 1, 2019
    Date of Patent: January 11, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-gu Kang, Young-mok Kim, Woon-bae Kim, Dae-cheol Seong, Yune-seok Chung
  • Patent number: 11183429
    Abstract: A method of manufacturing a semiconductor device includes providing a substrate including a first region and a second region, forming a first channel layer in the first region of the substrate, forming an isolation region in the substrate to electrically isolate a portion of the first region from a portion of the second region, etching an upper surface of the second region of the substrate, forming a protection layer covering the first channel layer in the first region of the substrate and the second region of the substrate, removing the protection layer on the second region of the substrate, forming a gate insulation material layer on the protection layer and on the second region of the substrate, and removing the gate insulation material layer and the protection layer on the first region of the substrate.
    Type: Grant
    Filed: December 10, 2019
    Date of Patent: November 23, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung Min Kang, Kyung Min Kim, Young Mok Kim, Min Hee Uh
  • Publication number: 20210296287
    Abstract: An integrated circuit (IC) chip includes a via contact plug extending inside a through hole passing through a substrate and a device layer, a via contact liner surrounding the via contact plug, a connection pad liner extending along a bottom surface of the substrate, a dummy bump structure integrally connected to the via contact plug, and a bump structure connected to the connection pad liner. A method of manufacturing an IC chip includes forming an under bump metallurgy (UBM) layer inside and outside the through hole and forming a first connection metal layer, a second connection metal layer, and a third connection metal layer. The first connection metal layer covers the UBM layer inside the through hole, the second connection metal layer is integrally connected to the first connection metal layer, and the third connection metal layer covers the UBM layer on the connection pad liner.
    Type: Application
    Filed: June 3, 2021
    Publication date: September 23, 2021
    Inventors: Min-hee UH, Sung-min KANG, Jun-gu KANG, Seung-hee GO, Young-mok KIM
  • Patent number: 11121127
    Abstract: An integrated circuit chip includes a circuit structure, a grounding structure, a bonding layer between the circuit structure and the grounding structure. The circuit structure includes a first substrate, an FEOL structure, and a BEOL structure. The grounding structure includes a second substrate and a grounding conductive layer. The integrated circuit chip includes a first penetrating electrode portion connected to the grounding conductive layer based on extending through the first substrate, the FEOL structure, the BEOL structure, and the bonding layer such that the first penetrating electrode portion is isolated from direct contact with the integrated circuit portion in a horizontal direction extending parallel to an active surface of the first substrate. An integrated circuit package and a display device each include the integrated circuit chip.
    Type: Grant
    Filed: October 1, 2019
    Date of Patent: September 14, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-gu Kang, Young-mok Kim, Woon-bae Kim, Dae-cheol Seong, Yune-seok Chung
  • Patent number: 11049846
    Abstract: An integrated circuit (IC) chip includes a via contact plug extending inside a through hole passing through a substrate and a device layer, a via contact liner surrounding the via contact plug, a connection pad liner extending along a bottom surface of the substrate, a dummy bump structure integrally connected to the via contact plug, and a bump structure connected to the connection pad liner. A method of manufacturing an IC chip includes forming an under bump metallurgy (UBM) layer inside and outside the through hole and forming a first connection metal layer, a second connection metal layer, and a third connection metal layer. The first connection metal layer covers the UBM layer inside the through hole, the second connection metal layer is integrally connected to the first connection metal layer, and the third connection metal layer covers the UBM layer on the connection pad liner.
    Type: Grant
    Filed: August 22, 2019
    Date of Patent: June 29, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-hee Uh, Sung-min Kang, Jun-gu Kang, Seung-hee Go, Young-mok Kim
  • Publication number: 20200312727
    Abstract: A method of manufacturing a semiconductor device includes providing a substrate including a first region and a second region, forming a first channel layer in the first region of the substrate, forming an isolation region in the substrate to electrically isolate a portion of the first region from a portion of the second region, etching an upper surface of the second region of the substrate, forming a protection layer covering the first channel layer in the first region of the substrate and the second region of the substrate, removing the protection layer on the second region of the substrate, forming a gate insulation material layer on the protection layer and on the second region of the substrate, and removing the gate insulation material layer and the protection layer on the first region of the substrate.
    Type: Application
    Filed: December 10, 2019
    Publication date: October 1, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sung Min KANG, Kyung Min KIM, Young Mok KIM, Min Hee UH
  • Publication number: 20200294970
    Abstract: An integrated circuit (IC) chip includes a via contact plug extending inside a through hole passing through a substrate and a device layer, a via contact liner surrounding the via contact plug, a connection pad liner extending along a bottom surface of the substrate, a dummy bump structure integrally connected to the via contact plug, and a bump structure connected to the connection pad liner. A method of manufacturing an IC chip includes forming an under bump metallurgy (UBM) layer inside and outside the through hole and forming a first connection metal layer, a second connection metal layer, and a third connection metal layer. The first connection metal layer covers the UBM layer inside the through hole, the second connection metal layer is integrally connected to the first connection metal layer, and the third connection metal layer covers the UBM layer on the connection pad liner.
    Type: Application
    Filed: August 22, 2019
    Publication date: September 17, 2020
    Inventors: Min-hee UH, Sung-min KANG, Jun-gu KANG, Seung-hee GO, Young-mok KIM
  • Publication number: 20200235091
    Abstract: An integrated circuit chip includes a circuit structure, a grounding structure, a bonding layer between the circuit structure and the grounding structure. The circuit structure includes a first substrate, an FEOL structure, and a BEOL structure. The grounding structure includes a second substrate and a grounding conductive layer. The integrated circuit chip includes a first penetrating electrode portion connected to the grounding conductive layer based on extending through the first substrate, the FEOL structure, the BEOL structure, and the bonding layer such that the first penetrating electrode portion is isolated from direct contact with the integrated circuit portion in a horizontal direction extending parallel to an active surface of the first substrate. An integrated circuit package and a display device each include the integrated circuit chip.
    Type: Application
    Filed: October 1, 2019
    Publication date: July 23, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: JUNG-GU KANG, Young-mok Kim, Woon-bae Kim, Dae-cheol Seong, Yune-seok Chung
  • Publication number: 20200227359
    Abstract: An integrated circuit chip includes an SOI substrate having a structure in which a bulk substrate, a buried insulating film, and a semiconductor body layer are sequentially stacked, a conductive ion implantation region formed at a position adjacent to the buried insulating film in the bulk substrate, an integrated circuit portion formed on an active surface of the semiconductor body layer, and a penetrating electrode portion arranged at a position spaced apart from the integrated circuit portion in a horizontal direction, the penetrating electrode portion penetrating the semiconductor body layer and the buried insulating layer in a vertical direction, and the penetrating electrode portion connected to the conductive ion implantation region. An integrated circuit package and a display device include the integrated circuit chip.
    Type: Application
    Filed: October 1, 2019
    Publication date: July 16, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jun-gu KANG, Young-mok KIM, Woon-bae KIM, Dae-cheol SEONG, Yune-seok CHUNG
  • Patent number: 10478479
    Abstract: The present invention relates to a method for preparing a dendritic cell, a dendritic cell prepared thereby and a use thereof, and more specifically, to a method for preparing a dendritic cell, including: treating a dendritic cell at a maturation stage rather than at an immature stage with an antigen bound to a peptide having a cell membrane permeability to prepare a dendritic cell with improved antigen-presenting ability, a dendritic cell prepared by the method, and an immunotherapeutic agent thereof, a use for anti-tumor vaccines, or a pharmaceutical composition for treating tumors, containing the same.
    Type: Grant
    Filed: July 28, 2015
    Date of Patent: November 19, 2019
    Assignee: JW CREAGENE INC.
    Inventors: Yoon Lee, Young-Mok Kim, So-Yeon Kim, Seung-Soo Han, Yong-Soo Bae
  • Patent number: 10268308
    Abstract: An electronic device is provided. The electronic device includes an input panel configured to periodically sense touch coordinates corresponding to a touch manipulation of a user; and a processor configured to periodically receive the touch coordinates from the input panel, calculate a variation of the touch coordinates based on the touch coordinates, change a reference value for determining movement of the touch manipulation based on the variation of the touch coordinates, and determine whether the touch manipulation moves, based on the reference value.
    Type: Grant
    Filed: November 4, 2016
    Date of Patent: April 23, 2019
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Sung Jun Lee, Jae Min Lee, Seung Jin Kim, Jun Ik Lee, Ki Won Kim, Young Mok Kim
  • Patent number: 9954057
    Abstract: A semiconductor device having a high and stable operating voltage and a method of manufacturing the same, the semiconductor device including: a substrate having an active region including a channel region; a gate insulating layer that covers a top surface of the active region; a gate electrode that covers the gate insulating layer on the top surface of the active region; buried insulating patterns in the channel region of the active region at a lower side of the gate electrode and spaced apart from a top surface of the substrate; and a pair of source/drain regions in the substrate at both sides of each of the buried insulating patterns and extending from the top surface of the substrate to a level lower than that of each of the buried insulating patterns.
    Type: Grant
    Filed: February 3, 2017
    Date of Patent: April 24, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-Jae Song, Jae-Hyun Yoo, In-Hack Lee, Seong-Hun Jang, Myoung-Kyu Park, Young-Mok Kim
  • Publication number: 20170236897
    Abstract: A semiconductor device having a high and stable operating voltage and a method of manufacturing the same, the semiconductor device including: a substrate having an active region including a channel region; a gate insulating layer that covers a top surface of the active region; a gate electrode that covers the gate insulating layer on the top surface of the active region; buried insulating patterns in the channel region of the active region at a lower side of the gate electrode and spaced apart from a top surface of the substrate; and a pair of source/drain regions in the substrate at both sides of each of the buried insulating patterns and extending from the top surface of the substrate to a level lower than that of each of the buried insulating patterns.
    Type: Application
    Filed: February 3, 2017
    Publication date: August 17, 2017
    Inventors: KWAN-JAE SONG, JAE-HYUN YOO, IN-HACK LEE, SEONG-HUN JANG, MYOUNG-KYU PARK, YOUNG-MOK KIM