Patents by Inventor Yu-Chun Wu

Yu-Chun Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7613511
    Abstract: A device and method for treating cardiac ischemia with vagal stimulation is disclosed. In one embodiment, an implantable device is configured to deliver vagal stimulation upon obtaining an indication of cardiac ischemia by analysis of a recorded electrogram.
    Type: Grant
    Filed: March 9, 2005
    Date of Patent: November 3, 2009
    Assignee: Cardiac Pacemakers, Inc.
    Inventors: Eugene Yu-Chun Wu, Imad Libbus
  • Publication number: 20080235635
    Abstract: A method is disclosed for designing a semiconductor circuit on a multi-project wafer (MPW). One or more standard modules designed by one or more vendors with verified functions are first identified. Some of the standard modules are charged based on usage. At least one reconfigurable module of the MPW is programmed by making one or more connections through one or more connection layers. The standard modules are further connected with the programmed reconfigurable module according to the predetermined design of the circuit. The completed circuit is then verified for final uses.
    Type: Application
    Filed: June 4, 2008
    Publication date: September 25, 2008
    Inventors: Kun-Lung Chen, Shine Chien Chung, Yung-Chin Hou, Yu-Chun Wu
  • Patent number: 7401302
    Abstract: A method is disclosed for designing a semiconductor circuit on a multi-project wafer (MPW). One or more standard modules designed by one or more vendors with verified functions are first identified. Some of the standard modules are charged based on usage. At least one reconfigurable module of the MPW is programmed by making one or more connections through one or more connection layers. The standard modules are further connected with the programmed reconfigurable module according to the predetermined design of the circuit. The completed circuit is then verified for final uses.
    Type: Grant
    Filed: April 29, 2005
    Date of Patent: July 15, 2008
    Assignee: Taiwan Semiconductor Manufacturing Company Ltd.
    Inventors: Kun-Lung Chen, Shine Chien Chung, Yung-Chin Hou, Yu-Chun Wu
  • Patent number: 7350177
    Abstract: A configurable logic and memory block (CLMB) and a configurable logic device are disclosed. The CLMB includes one or more static random access memory (SRAM) cells, a first output module for generating a first output by reading at least one SRAM cell when the CLMB functions as an SRAM, a second output module for generating a second output by reading at least one SRAM cell when the CLMB functions as a program logic device (PLD), wherein data on one or more bitlines coupled to the SRAM cells are controllably feeding into the first and second output modules. The configurable logic device can provide various Boolean logic functions using pass gates.
    Type: Grant
    Filed: July 13, 2005
    Date of Patent: March 25, 2008
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shine Chien Chung, Yung-Chin Hou, Kun Lung Chen, Yu-Chun Wu
  • Publication number: 20050257177
    Abstract: A method is disclosed for designing a semiconductor circuit on a multi-project wafer (MPW). One or more standard modules designed by one or more vendors with verified functions are first identified. Some of the standard modules are charged based on usage. At least one reconfigurable module of the MPW is programmed by making one or more connections through one or more connection layers. The standard modules are further connected with the programmed reconfigurable module according to the predetermined design of the circuit. The completed circuit is then verified for final uses.
    Type: Application
    Filed: April 29, 2005
    Publication date: November 17, 2005
    Inventors: Kun-Lung Chen, Shine Chung, Yung-Chin Hou, Yu-Chun Wu
  • Publication number: 20050248366
    Abstract: A configurable logic and memory block (CLMB) and a configurable logic device are disclosed. The CLMB includes one or more static random access memory (SRAM) cells, a first output module for generating a first output by reading at least one SRAM cell when the CLMB functions as an SRAM, a second output module for generating a second output by reading at least one SRAM cell when the CLMB functions as a program logic device (PLD), wherein data on one or more bitlines coupled to the SRAM cells are controllably feeding into the first and second output modules. The configurable logic device can provide various Boolean logic functions using pass gates.
    Type: Application
    Filed: July 13, 2005
    Publication date: November 10, 2005
    Inventors: Shine Chung, Yung-Chin Hou, Kun Chen, Yu-Chun Wu
  • Publication number: 20020125570
    Abstract: A BGA semiconductor package structure that is able to avoid high frequency interference has at least one non-ball mounting area on a bottom face of a substrate, wherein high frequency bump balls are mounted abreast on the non-ball mounting ball area. When the BGA package device is mounted on a PCB, the non-ball mounting area correspond the electric wires, such that the electric wires which are formed on the PCB are able to transmit high frequency signals and connect the high frequency bump balls. Thus, when the high frequency signals are transmitted via the electric wires, the high frequency signals do not affect other signals transmitted via other electric wires.
    Type: Application
    Filed: March 8, 2001
    Publication date: September 12, 2002
    Inventors: Yu-Chun Wu, Chi-Tsung Chiu, Li-Chuan Chang Chien, Yung-I Yeh
  • Patent number: 5633807
    Abstract: A system and method integrate mask layout tools to automate the generation of mask layouts for fabricating an integrated circuit corresponding to an input netlist and a timing specification. The mask layout is generated by the method including the steps of automatically sizing transistors specified in the netlist, clustering the sized transistors into cells, generating a cell library, and placing-and-routing the cells to generate the mask layout. The system includes associated memory and stored programs, including a plurality of mask layout tools; and a processor operated by an automatic mask layout generation program for sequentially applying the plurality of mask layout tools to generate the mask layout from the input data.
    Type: Grant
    Filed: May 1, 1995
    Date of Patent: May 27, 1997
    Assignee: Lucent Technologies Inc.
    Inventors: John P. Fishburn, Craig R. Kemp, Catherine A. Schevon, Todd R. Seigfried, Sanjiv Taneja, Yu-Chun Wu