Patents by Inventor Yuan CHU

Yuan CHU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040067448
    Abstract: A new and improved method for measuring dimensions of a photoresist pattern profile on a wafer substrate during photolithography for the fabrication of integrated circuits on the substrate. According to one embodiment, the method includes fixing the photoresist pattern profile on the substrate using a spin-on glass (SOG) procedure. In another embodiment, the method includes fixing the photoresist pattern profile on the substrate using a sputter oxide (SO) procedure. The fixed photoresist pattern is then subjected to a microscopy procedure, typically transmission electron microscopy (TEM), to measure the exact linewidth and other dimensions of the profile. The method prevents distortion of the profile during fixation and facilitates an accurate determination of the profile dimensions.
    Type: Application
    Filed: October 5, 2002
    Publication date: April 8, 2004
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shyue-Sheng Lu, Hong-Yuan Chu, Kuei-Shun Chen, Hua-Tai Lin
  • Publication number: 20040018648
    Abstract: A method for preserving semiconductor feature opening profiles for metrology examination including providing semiconductor wafer having a process surface comprising semiconductor feature openings; blanket depositing over the semiconductor feature openings to substantially fill the semiconductor feature openings at least one layer of material comprising silicon oxide; and, preparing a portion of the semiconductor wafer in cross sectional layout for metrology examination.
    Type: Application
    Filed: July 25, 2002
    Publication date: January 29, 2004
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shyeu Sheng Lu, Hong Yuan Chu, Kuei Shun Chen, Hua Tai Lin
  • Publication number: 20040005787
    Abstract: A method of reducing particulate contamination in a deposition process including providing a semiconductor wafer having a process surface for depositing a deposition layer thereover according to one of a physical vapor deposition (PVD) and a chemical vapor deposition (CVD) process; depositing at least a portion of the deposition layer over the process surface; cleaning the semiconductor wafer including the process surface according to an ex-situ cleaning process to remove particulate contamination including at least one of spraying and scrubbing; and, repeating the steps of depositing and cleaning at least once to include reducing a level of occluded particulates.
    Type: Application
    Filed: July 2, 2002
    Publication date: January 8, 2004
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Dyson Day, Mei-Yen Li, Ming-Te More, Hsing-Yuan Chu
  • Publication number: 20030113973
    Abstract: A local interconnect fabrication method is disclosed. A nitride spacer is formed on each sidewall of an etched recess formed across a shallow trench isolation region. The spacer prevents contact of metal with the exposed silicon substrate in the recess, and thus reduces leakage. High performance and low energy dissipation of devices can be achieved by reducing undesirable leakage current.
    Type: Application
    Filed: December 17, 2001
    Publication date: June 19, 2003
    Inventor: Tung-Yuan Chu
  • Patent number: 6297108
    Abstract: The present invention provides a method of forming a doped region with a DDD on a semiconductor wafer. The semiconductor wafer comprises a silicon substrate, a pad oxide layer, and a silicon nitride layer that is used to define an active area. A lithographic process is performed to define a position of the DDD. Then a first ion implantation process is performed to implant a specific dosage of dopants into the silicon substrate. The photoresist layer is then removed completely. A thermal oxidation process is performed to form a field oxide layer in the region not covered by the silicon nitride layer, and to simultaneously drive the dopants into the silicon substrate so as to form a doped region. The silicon nitride layer and the pad oxide layer are removed. Then a poly gate and a spacer are formed. A second ion implantation process is performed to implant ions into the silicon substrate so as to form the doped region with a DDD structure in the N-type MOS transistor.
    Type: Grant
    Filed: March 10, 2000
    Date of Patent: October 2, 2001
    Assignee: United Microelectronics Corp.
    Inventor: Tung-Yuan Chu
  • Patent number: 6124159
    Abstract: A method for integrating a high-voltage device and a low-voltage device. A substrate has a high-voltage device region, a low-voltage device region and a scribe region, wherein a patterned insulating layer is formed on the substrate in the high-voltage device region and the scribe region. A grade region is formed in the substrate exposed by the patterned insulating layer in the high-voltage device region. A plurality of protuberances is formed on the substrate exposed by the patterned insulating layer in the high-voltage device region and in the scribe region. The patterned insulating layer and the protuberances are removed to form recesses at locations of the protuberances. A first gate structure and a second gate structure are respectively formed on the substrate between the grade region in the high-voltage device region and on the substrate in the low-voltage device region while using the recesses as alignment marks.
    Type: Grant
    Filed: September 2, 1999
    Date of Patent: September 26, 2000
    Assignee: United Microelectronics Corp.
    Inventor: Tung-Yuan Chu
  • Patent number: 5943716
    Abstract: An air-conditioned bed hood for a baby, which is connected with an air cleaner having a heater and a humidifier for inputting clean air of constant temperature and moisture, and has the function of air-pressure sealing to provide the lying baby with a comfortable environment and avoid diseases caused by smoke, dust, pollen, etc. Moreover, when the connected power is shut down accidentally, the air-pressure seal of the bed hood will be released automatically so that the lying baby will not be asphyxiated due to lack of fresh air.
    Type: Grant
    Filed: July 29, 1998
    Date of Patent: August 31, 1999
    Inventor: Yun-Yuan Chu