Patents by Inventor Yung Hsin Kuo

Yung Hsin Kuo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130002282
    Abstract: Test structures, methods of manufacturing thereof, and testing methods for semiconductors are disclosed. In one embodiment, a test structure for semiconductor devices includes a printed circuit board (PCB), a probe region, and a compliance mechanism disposed between the PCB and the probe region. A plurality of wires is coupled between the PCB and the probe region. End portions of the plurality of wires proximate the probe region are an integral part of the probe region.
    Type: Application
    Filed: June 29, 2011
    Publication date: January 3, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yung-Hsin Kuo, Wensen Hung, Po-Shi Yao
  • Publication number: 20120319711
    Abstract: An assembly includes a lower guide plate having a first plurality of through-holes therein, and an upper guide plate over the lower guide plate. The upper guide plate includes a second plurality of through-holes therein. The assembly further includes a plurality of probe pins. Each of the probe pins is inserted through one of the first plurality of through-holes and one of the second plurality of through-holes. The assembly further includes a plurality of probe pin stoppers, each attached to one of the probe pins, wherein the plurality of probe pin stoppers has lateral sizes greater than lateral sizes of the second plurality of through-holes. The plurality of probe pin stoppers is located over the upper guide plate.
    Type: Application
    Filed: June 17, 2011
    Publication date: December 20, 2012
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Wensen Hung, Yung-Hsin Kuo
  • Publication number: 20120194210
    Abstract: The present disclosure provides a probe card for wafer level testing. The probe card includes a space transformer having first power/ground lines and first signal lines embedded therein, wherein the first power/ground and signal lines are configured to have a first wiring pitch on a first surface and a second wiring pitch on a second surface, the second wiring pitch being substantially less than the first wiring pitch; a printed circuit board bonded to the first surface of the space transformer, wherein the printed circuit board includes second power/ground lines and second signal lines embedded in the printed circuit board and coupled to the first power/ground and signal lines; and conductive lines configured to a surface of the printed circuit board remote to the first surface of the space transformer, wherein each of the conductive lines includes a first end coupled to one of the second signal lines and a second end coupled to a different location of the printed circuit board.
    Type: Application
    Filed: January 27, 2011
    Publication date: August 2, 2012
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yung-Hsin Kuo, Wensen Hung
  • Publication number: 20120169367
    Abstract: The present disclosure provide a probe card for wafer level testing. The probe card includes a space transformer having a power line, a ground line, and signal lines embedded therein, wherein the space transformer includes various conductive lines having a first pitch on a first surface and a second pitch on a second surface, the second pitch being substantially less than the first pitch; a printed circuit board configured approximate the first surface of the space transformer; and a power plane disposed on the first surface of the space transformer and patterned to couple the power line and the ground line of the space transformer to the printed circuit board.
    Type: Application
    Filed: December 30, 2010
    Publication date: July 5, 2012
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yung-Hsin Kuo, Wensen Hung
  • Patent number: 8134380
    Abstract: The present disclosure provides a method for testing an integrated circuit having a load impedance. The method includes generating a first test signal having a first frequency and a second test signal having a second frequency, wherein the second frequency is greater than the first frequency, transmitting the first test signal to a substrate having a board circuit operable to process the first signal, transmitting the second test signal to a substrate, wherein the substrate includes an impedance matching circuit operable to transform the load impedance of the integrated circuit into a desired impedance for the second frequency, and sending the first and second test signals to the integrated circuit via the substrate.
    Type: Grant
    Filed: April 30, 2009
    Date of Patent: March 13, 2012
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventor: Yung Hsin Kuo
  • Publication number: 20110254577
    Abstract: In accordance with an embodiment, a probe card structure comprises a base board, a connection interposer over the base board, a substrate over the connection interposer, and a fixture over the substrate securing the substrate and the connection interposer to the base board. The connection interposer comprises interposer electrodes that provide an electrical connection between electrodes on the base board and first electrodes on the substrate.
    Type: Application
    Filed: April 16, 2010
    Publication date: October 20, 2011
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventor: Yung-Hsin Kuo
  • Publication number: 20100127721
    Abstract: The present disclosure provides a method for testing an integrated circuit having a load impedance. The method includes generating a first test signal having a first frequency and a second test signal having a second frequency, wherein the second frequency is greater than the first frequency, transmitting the first test signal to a substrate having a board circuit operable to process the first signal, transmitting the second test signal to a substrate, wherein the substrate includes an impedance matching circuit operable to transform the load impedance of the integrated circuit into a desired impedance for the second frequency, and sending the first and second test signals to the integrated circuit via the substrate.
    Type: Application
    Filed: April 30, 2009
    Publication date: May 27, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventor: Yung Hsin Kuo