Patents by Inventor Zhiliang XIA

Zhiliang XIA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210296325
    Abstract: Three-dimensional (3D) NAND memory devices and methods are provided. In one aspect, a fabrication method includes depositing a cover layer over a substrate, depositing a sacrificial layer over the cover layer, depositing a layer stack over the sacrificial layer, forming a channel layer extending through the layer stack and the sacrificial layer, performing a first epitaxial growth to deposit a first epitaxial layer on a side portion of the channel layer that is close to the substrate, removing the cover layer, and performing a second epitaxial growth to simultaneously thicken the first epitaxial layer and deposit a second epitaxial layer on the substrate. The layer stack includes first stack layers and second stack layers that are alternately stacked.
    Type: Application
    Filed: June 8, 2020
    Publication date: September 23, 2021
    Inventors: Linchun WU, Kun ZHANG, Wenxi ZHOU, Zhiliang XIA
  • Publication number: 20210287991
    Abstract: Embodiments of 3D memory structures and methods for forming the same are disclosed. The fabrication method includes disposing an alternating dielectric stack on a substrate, wherein the alternating dielectric stack having first and second dielectric layers alternatingly stacked on top of each other. Next, a plurality of contact openings can be formed in the alternating dielectric stack such that a dielectric layer pair can be exposed inside at least one of the plurality of contact openings. The method further includes forming a film stack of alternating conductive and dielectric layers by replacing the second dielectric layer with a conductive layer, and forming a contact structure to contact the conductive layer in the film stack of alternating conductive and dielectric layers.
    Type: Application
    Filed: May 15, 2020
    Publication date: September 16, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhongwang SUN, Zhong ZHANG, Wenxi ZHOU, Lei LIU, Zhiliang XIA
  • Publication number: 20210272632
    Abstract: Embodiments of three-dimensional memory device architectures and fabrication methods therefor are disclosed. In an example, the memory device includes a substrate and one or more peripheral devices on the substrate. The memory device also includes one or more interconnect layers and a semiconductor layer disposed over the one or more interconnect layers. A layer stack having alternating conductor and insulator layers is disposed above the semiconductor layer. A plurality of structures extend vertically through the layer stack. A first set of conductive lines are electrically coupled with a first set of the plurality of structures and a second set of conductive lines are electrically coupled with a second set of the plurality of structures different from the first set. The first and second sets of conductive lines are vertically distanced from opposite ends of the plurality of structures.
    Type: Application
    Filed: May 11, 2021
    Publication date: September 2, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zongliang HUO, Li Hong XIAO, Zhiliang XIA
  • Publication number: 20210272982
    Abstract: A method for forming a 3D memory device is disclosed. A channel structure extending vertically through a dielectric stack including interleaved sacrificial layers and dielectric layers above a substrate is formed. A sacrificial plug above and in contact with the channel structure is formed. A slit opening extending vertically through the dielectric stack is formed. A memory stack including interleaved conductive layers and the dielectric layers is formed by replacing, through the slit opening, the sacrificial layers with the conductive layers. A first contact portion is formed in the slit opening. The sacrificial plug is removed after forming the first contact portion to expose the channel structure. A channel local contact above and in contact with the channel structure, and a second contact portion above the first contact portion in the slit opening are simultaneously formed.
    Type: Application
    Filed: May 14, 2021
    Publication date: September 2, 2021
    Inventors: Jianzhong Wu, Kun Zhang, Tingting Zhao, Rui Su, Zhongwang Sun, Wenxi Zhou, Zhiliang Xia
  • Publication number: 20210272976
    Abstract: A three-dimensional (3D) memory device includes a peripheral device, a plurality of memory strings, a layer between the peripheral device and the plurality of memory strings, and a contact. The layer includes a conduction region and an isolation region. The contact extends through the isolation region of the layer.
    Type: Application
    Filed: May 17, 2021
    Publication date: September 2, 2021
    Inventors: Zongliang Huo, Zhiliang Xia, Li Hong Xiao, Jun Chen
  • Publication number: 20210265377
    Abstract: Embodiments of 3D memory devices are disclosed. A disclosed 3D memory device can comprises an array interconnect layer disposed over an alternating conductor/dielectric stack and including a first array interconnect structure. Tbe 3D memory device can further comprises a peripheral interconnect layer disposed over a first peripheral device and including a first peripheral interconnect structure. A pad can be embedded in the peripheral interconnect layer and electrically connected with the first peripheral device through the first peripheral interconnect structure. The array interconnect layer is bonded with the peripheral interconnect layer, such that the first array interconnect structure is in electrical contact with the first peripheral interconnect structure.
    Type: Application
    Filed: May 12, 2021
    Publication date: August 26, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jun CHEN, Zhiliang XIA, Li Hong XIAO
  • Publication number: 20210265295
    Abstract: A semiconductor device is provided. The semiconductor device includes a first wafer having an array transistor formed therein, and a second wafer having a capacitor structure formed therein. The semiconductor device also includes a bonding interface formed between the first wafer and second wafer that includes a plurality of bonding structures. The bonding structures are configured to couple the array transistor to the capacitor structure to form a memory cell.
    Type: Application
    Filed: December 7, 2020
    Publication date: August 26, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Lei LIU, Di WANG, Wenxi ZHOU, Zhiliang XIA
  • Publication number: 20210265268
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate, a stack of word line layers and insulating layers that are stacked alternatingly over the substrate, and channel structures formed in a first array region and a second array region of the stack. The first array region and the second array region are positioned at opposing sides of the stack. A first staircase is formed in a connection region of the stack over the substrate. The connection region is arranged between the first and second array regions and the first staircase has non-quadrilateral treads. A second staircase is formed in the connection region of the stack over the substrate and the second staircase has non-quadrilateral treads. The connection region in the stack includes a separation region between the first and second staircases.
    Type: Application
    Filed: December 7, 2020
    Publication date: August 26, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Rui SU, Zhongwang SUN, Wenxi ZHOU, Zhiliang XIA
  • Publication number: 20210265375
    Abstract: Embodiments of contact structures of a three-dimensional memory device and fabrication method thereof are disclosed. The three-dimensional memory structure includes a film stack disposed on a substrate, wherein the film stack includes a plurality of conductive and dielectric layer pairs, each conductive and dielectric layer pair having a conductive layer and a first dielectric layer. The three-dimensional memory structure also includes a staircase structure formed in the film stack, wherein the staircase structure includes a plurality of steps, each staircase step having two or more conductive and dielectric layer pairs. The three-dimensional memory structure further includes a plurality of coaxial contact structures formed in a first insulating layer over the staircase structure, wherein each coaxial contact structure includes one or more conductive and insulating ring pairs and a conductive core, each conductive and insulating ring pair having a conductive ring and an insulating ring.
    Type: Application
    Filed: May 6, 2021
    Publication date: August 26, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhongwang SUN, Guangji LI, Kun ZHANG, Ming HU, Jiwei CHENG, Shijin LUO, Kun BAO, Zhiliang XIA
  • Publication number: 20210257220
    Abstract: Staircase structures for a three-dimensional (3D) memory device are disclosed. In some embodiments, the method includes disposing an alternating dielectric stack on a substrate with first and second dielectric layers alternatingly stacked on top of each other. Next, multiple division blocks can be formed in a staircase region. Each division block includes a first plurality of staircase steps in the first direction. Each staircase step in the first direction has two or more dielectric layer pairs. Then, a second plurality of staircase steps along a second direction, perpendicular to the first direction, can be formed. Each staircase step in the second direction includes the first plurality of staircase steps along the first direction. The method further includes forming an offset number of dielectric layer pairs between the multiple division blocks such that each dielectric layer pair is accessible from a top surface of a staircase step.
    Type: Application
    Filed: June 23, 2020
    Publication date: August 19, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Lei LIU, Wenxi ZHOU, Zhiliang XIA
  • Publication number: 20210257386
    Abstract: Aspects of the disclosure provide a semiconductor device. The semiconductor device includes a first stack of layers including a source connection layer and a second stack of layers including gate layers and insulating layers. The gate layers and the insulating layers are stacked alternatively upon the first stack of layers. Further, the semiconductor device includes channel structures that are formed along the first direction in the first stack of layers and the second stack of layers, and a gate line cut structure having a trench that cuts through the first stack of layers and the second stack of layers. The trench is filled with at least an insulating layer. The semiconductor device includes a support structure having a first portion that is disposed at a side of the gate line cut structure and extended from the side of the gate line cut structure and underneath the second stack of layers.
    Type: Application
    Filed: May 3, 2021
    Publication date: August 19, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Di WANG, Rui SU, Zhongwang SUN, Zhiliang XIA, Wenxi ZHOU
  • Patent number: 11081408
    Abstract: Aspects of the disclosure provide a method for wafer warpage control. The method includes forming a filling structure in a slit opening on a wafer. Further, the method includes measuring a warpage parameter of the wafer, and determining a thermal profile to adjust a warpage parameter into a target range based on the warpage parameter. Then, the method includes performing a process having the determined thermal profile to adjust the warpage parameter into the target range.
    Type: Grant
    Filed: January 8, 2020
    Date of Patent: August 3, 2021
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Dandan Shi, Ming Hu, Shijin Luo, Zhiliang Xia, Zhi Zhang
  • Publication number: 20210233932
    Abstract: Channel structure extending vertically through a dielectric stack including interleaved sacrificial layers and dielectric layers is formed above a substrate. A local dielectric layer is formed on the dielectric stack. A slit opening extending vertically through the local dielectric layer and the dielectric stack is formed. A memory stack including interleaved conductive layers and the dielectric layers is formed by replacing, through the slit opening, the sacrificial layers with the conductive layers. A first source contact portion is formed in the slit opening. A channel local contact opening through the local dielectric layer to expose the channel structure, and a staircase local contact opening through the local dielectric layer to expose one of the conductive layers at a staircase structure on an edge of the memory stack are simultaneously formed.
    Type: Application
    Filed: April 12, 2021
    Publication date: July 29, 2021
    Inventors: Kun Zhang, Haojie Song, Kun Bao, Zhiliang Xia
  • Publication number: 20210233870
    Abstract: A semiconductor device includes a first stack of layers stacked on a substrate. The first stack of layers includes a source connection layer that is formed by replacing source sacrificial layers. The semiconductor device includes a channel structure that extends in the first stack of layers. The channel structure includes a channel layer that is in contact with the source connection layer in the first stack of layers. Further, the semiconductor device includes a shield structure formed in the first stack of layers. The shied structure encloses a stack of layers without the source connection layer.
    Type: Application
    Filed: December 7, 2020
    Publication date: July 29, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yuhui HAN, Zhiliang XIA, Wenxi ZHOU
  • Publication number: 20210225864
    Abstract: Embodiments of 3D memory devices and methods for forming the same are disclosed. In an example, a 3D memory device includes a substrate, a memory stack, a channel structure, a channel local contact, a slit structure, and a staircase local contact. The memory stack includes interleaved conductive layers and dielectric layers above the substrate. The channel structure extends vertically through the memory stack. The channel local contact is above and in contact with the channel structure. The slit structure extends vertically through the memory stack. The staircase local contact is above and in contact with one of the conductive layers at a staircase structure on an edge of the memory stack. Upper ends of the channel local contact, the slit structure, and the staircase local contact are flush with one another.
    Type: Application
    Filed: April 30, 2020
    Publication date: July 22, 2021
    Inventors: Kun Zhang, Haojie Song, Kun Bao, Zhiliang Xia
  • Publication number: 20210225872
    Abstract: A semiconductor device is provided. The semiconductor device includes a stack of word line layers and insulating layers that are stacked alternatingly over a substrate. The semiconductor device also includes a first dielectric trench structure. The first dielectric trench structure is positioned in a bottom select gate (BSG) layer of the word line layers to separate the BSG layer and extends in a first direction of substrate. The semiconductor device further includes a second dielectric trench structure. The second dielectric trench structure is positioned in a top select gate (TSG) layer of the word line layers to separate the TSG layer and extends in the first direction of the substrate. The second dielectric trench structure is offset from the first dielectric trench structure in a second direction of the substrate that is perpendicular to the first direction.
    Type: Application
    Filed: December 7, 2020
    Publication date: July 22, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhongwang SUN, Rui SU, Wenxi ZHOU, Zhiliang XIA
  • Publication number: 20210225863
    Abstract: Embodiments of 3D memory devices and methods for forming the same are disclosed. In an example, a 3D memory device includes a substrate, a memory stack, a channel structure, a channel local contact, and a slit structure. The memory stack includes interleaved conductive layers and dielectric layers above the substrate. The channel structure extends vertically through the memory stack. The channel local contact is above and in contact with the channel structure. The slit structure extends vertically through the memory stack. The slit structure includes a contact including a first contact portion and a second contact portion above the first contact portion and having a different material of the first contact portion. An upper end of the second contact portion of the slit structure is flush with an upper end of the channel local contact.
    Type: Application
    Filed: April 29, 2020
    Publication date: July 22, 2021
    Inventors: Jianzhong Wu, Kun Zhang, Tingting Zhao, Rui Su, Zhongwang Sun, Wenxi Zhou, Zhiliang Xia
  • Patent number: 11069705
    Abstract: The present disclosure provides a three-dimensional (3D) memory device and a method for forming the same. The 3D memory device can comprise a channel structure region including a plurality of channel structures; a first staircase structure in a first staircase region including a plurality of division block structures arranged along a first direction on a first side of the channel structure, and a second staircase structure in a second staircase region including a plurality of division block structures arranged along the first direction on a second side of the channel structure. A first vertical offset defines a boundary between adjacent division block structures. Each division block structure includes a plurality of staircases arranged along a second direction that is different from the first direction. Each staircase includes a plurality of steps arranged along the first direction.
    Type: Grant
    Filed: July 1, 2019
    Date of Patent: July 20, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhong Zhang, Wenyu Hua, Zhiliang Xia
  • Publication number: 20210193574
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate, a stack of word line layers and insulating layers that are stacked alternatingly over the substrate, and channel structures formed in a first array region and a second array region of the stack. The first array region and the second array region are positioned at opposing sides of the stack. A first staircase is formed in a connection region of the stack over the substrate, where the connection region is arranged between the first and second array regions. A second staircase is formed in the connection region of the stack over the substrate, and the connection region in the stack includes a separation region between the first and second staircases.
    Type: Application
    Filed: April 21, 2020
    Publication date: June 24, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhongwang SUN, Zhong ZHANG, Wenxi ZHOU, Zhiliang XIA
  • Publication number: 20210193676
    Abstract: A semiconductor device is provided that can include a stack formed of word line layers and insulating layers that are alternatingly stacked over a substrate. A first staircase of a first block can be formed in the stack and extend between first array regions of the first block. A second staircase of a second block can be formed in the stack and extend between second array regions of the second block. The semiconductor device further can have a connection region that is formed in the stack between the first staircase and second staircase.
    Type: Application
    Filed: April 21, 2020
    Publication date: June 24, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhong Zhang, Zhongwang Sun, Wenxi Zhou, Zhiliang Xia, Zhi Zhang