Patents by Inventor Zulhazmi Mokhti

Zulhazmi Mokhti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200381527
    Abstract: Pursuant to some embodiments of the present invention, transistor devices are provided that include a semiconductor structure, a gate finger extending on the semiconductor structure in a first direction, and a gate interconnect extending in the first direction and configured to be coupled to a gate signal at an interior position of the gate interconnect, where the gate interconnect is connected to the gate finger at a position offset from the interior position of the gate interconnect.
    Type: Application
    Filed: August 20, 2020
    Publication date: December 3, 2020
    Inventors: Frank Trang, Zulhazmi Mokhti, Haedong Jang
  • Patent number: 10855244
    Abstract: A transistor device includes a transistor cell comprising a channel region, a gate runner that is electrically connected to a gate electrode on the channel region and physically separated from the gate electrode, and a harmonic termination circuit electrically connected to the gate runner between the gate electrode and an input terminal of the transistor device, the harmonic termination circuit configured to terminate signals at a harmonic frequency of a fundamental operating frequency of the transistor device.
    Type: Grant
    Filed: October 19, 2018
    Date of Patent: December 1, 2020
    Assignee: Cree, Inc.
    Inventors: Frank Trang, Zulhazmi Mokhti, Guillaume Bigny
  • Publication number: 20200343352
    Abstract: A transistor device includes a gate finger and a drain finger extending on a semiconductor structure, a gate bond pad coupled to the gate finger, and a drain bond pad coupled to the drain finger. The gate bond pad extends on the gate finger and/or the drain bond pad extends on the drain finger.
    Type: Application
    Filed: April 24, 2019
    Publication date: October 29, 2020
    Inventors: Frank Trang, Zulhazmi Mokhti, Haedong Jang
  • Publication number: 20200313624
    Abstract: A power amplifier includes a semiconductor die having a main amplifier and a peaking amplifier. The main amplifier includes at least one first transistor, and the peaking amplifier includes at least one second transistor that is different than the first transistor. The peaking amplifier is configured to modulate a load impedance of the main amplifier responsive to a common gate bias applied to respective gates of the first and second transistors. Related fabrication and methods of operation are also discussed.
    Type: Application
    Filed: March 28, 2019
    Publication date: October 1, 2020
    Inventors: Zulhazmi A. Mokhti, Frank Trang, Haedong Jang
  • Patent number: 10784825
    Abstract: An amplifier circuit includes an input port, an output port, and a reference potential port, an RF amplifier device having an input terminal electrically coupled to the input port, an output terminal electrically coupled to the output port, and a reference potential terminal electrically coupled to the reference potential port. An impedance matching network is electrically connected to the output terminal, the reference potential port, and the output port. The impedance matching network includes a reactive efficiency optimization circuit that forms a parallel resonant circuit with a characteristic output impedance of the peaking amplifier at a center frequency of the fundamental frequency range. The impedance matching network includes a reactive frequency selective circuit that negates a phase shift of the RF signal in phase at the center frequency and exhibits a linear transfer characteristic in a baseband frequency range.
    Type: Grant
    Filed: July 19, 2019
    Date of Patent: September 22, 2020
    Assignee: CREE, INC.
    Inventors: Haedong Jang, Timothy Canning, Bjoern Herrmann, Zulhazmi Mokhti, Frank Trang, Richard Wilson
  • Patent number: 10770415
    Abstract: Packaged transistor devices are provided that include a transistor on a base of the packaged transistor device, the transistor comprising a control terminal and an output terminal, a first bond wire electrically coupled between an input lead and the control terminal of the transistor, a second bond wire electrically coupled between an output lead and the output terminal of the transistor, and an isolation material that is and physically between the first bond wire and the second bond wire, wherein the isolation material is configured to reduce a coupling between the first bond wire and the second bond wire.
    Type: Grant
    Filed: December 4, 2018
    Date of Patent: September 8, 2020
    Assignee: Cree, Inc.
    Inventors: Frank Trang, Haedong Jang, Zulhazmi Mokhti
  • Patent number: 10763334
    Abstract: Pursuant to some embodiments of the present invention, transistor devices are provided that include a semiconductor structure, a gate finger extending on the semiconductor structure in a first direction, and a gate interconnect extending in the first direction and configured to be coupled to a gate signal at an interior position of the gate interconnect, where the gate interconnect is connected to the gate finger at a position offset from the interior position of the gate interconnect.
    Type: Grant
    Filed: April 4, 2019
    Date of Patent: September 1, 2020
    Assignee: Cree, Inc.
    Inventors: Frank Trang, Zulhazmi Mokhti, Haedong Jang
  • Patent number: 10748996
    Abstract: A transistor device includes a semiconductor structure, a plurality of gate fingers extending on the semiconductor structure in a first direction, a plurality of gate interconnects that each have a first end and a second end extending on the semiconductor structure in the first direction, wherein each gate interconnect is connected to a respective gate finger by a plurality of first conductive vias, and a plurality of gate runners extending on the semiconductor structure in the first direction. At least one gate interconnect of the gate interconnects is connected to one of the gate runners by a second conductive via at an interior position of the at least one gate interconnect that is remote from the first end and the second end of the at least one gate interconnect.
    Type: Grant
    Filed: October 8, 2019
    Date of Patent: August 18, 2020
    Assignee: Cree, Inc.
    Inventors: Zulhazmi Mokhti, Frank Trang, Haedong Jang
  • Publication number: 20200219831
    Abstract: A multi-cell transistor includes a semiconductor structure, a plurality of unit cell transistors that are electrically connected in parallel, each unit cell transistor extending in a first direction in the semiconductor structure, wherein the unit cell transistors are spaced apart from each other along a second direction, and an isolation structure that is positioned between a first group of the unit cell transistors and a second group of the unit cell transistors and that extends above the semiconductor structure.
    Type: Application
    Filed: March 19, 2020
    Publication date: July 9, 2020
    Inventors: Frank Trang, Qianli Mu, Haedong Jang, Zulhazmi Mokhti
  • Publication number: 20200176402
    Abstract: Packaged transistor devices are provided that include a transistor on a base of the packaged transistor device, the transistor comprising a control terminal and an output terminal, a first bond wire electrically coupled between an input lead and the control terminal of the transistor, a second bond wire electrically coupled between an output lead and the output terminal of the transistor, and an isolation material that is and physically between the first bond wire and the second bond wire, wherein the isolation material is configured to reduce a coupling between the first bond wire and the second bond wire.
    Type: Application
    Filed: December 4, 2018
    Publication date: June 4, 2020
    Inventors: Frank Trang, Haedong Jang, Zulhazmi Mokhti
  • Patent number: 10666207
    Abstract: The operative bandwidth of a broadband RF amplifier is improved by using a low-pass type broadband impedance transformer, instead of a broadband matching network, in a multi-stage impedance matching network connected, e.g., to the amplifier input. The multi-stage impedance matching network comprises three stages connected in series. The first stage is a low-pass type broadband impedance transformer that provides broadband fundamental impedances and high reflection for the second harmonics. The second stage is a phase shifter that controls the location of the second harmonic reflection coefficient phases. The third stage is a high-pass input matching circuit that transforms the complex conjugate device input impedance to a real impedance.
    Type: Grant
    Filed: November 16, 2018
    Date of Patent: May 26, 2020
    Assignee: Cree, Inc.
    Inventors: Haedong Jang, Richard Wilson, Björn Herrmann, Zulhazmi Mokhti
  • Publication number: 20200162033
    Abstract: The operative bandwidth of a broadband RF amplifier is improved by using a low-pass type broadband impedance transformer, instead of a broadband matching network, in a multi-stage impedance matching network connected, e.g., to the amplifier input. The multi-stage impedance matching network comprises three stages connected in series. The first stage is a low-pass type broadband impedance transformer that provides broadband fundamental impedances and high reflection for the second harmonics. The second stage is a phase shifter that controls the location of the second harmonic reflection coefficient phases. The third stage is a high-pass input matching circuit that transforms the complex conjugate device input impedance to a real impedance.
    Type: Application
    Filed: November 16, 2018
    Publication date: May 21, 2020
    Inventors: Haedong Jang, Richard Wilson, Björn Herrmann, Zulhazmi Mokhti
  • Publication number: 20200127627
    Abstract: A transistor device includes a transistor cell comprising a channel region, a gate runner that is electrically connected to a gate electrode on the channel region and physically separated from the gate electrode, and a harmonic termination circuit electrically connected to the gate runner between the gate electrode and an input terminal of the transistor device, the harmonic termination circuit configured to terminate signals at a harmonic frequency of a fundamental operating frequency of the transistor device.
    Type: Application
    Filed: October 19, 2018
    Publication date: April 23, 2020
    Inventors: Frank Trang, Zulhazmi Mokhti, Guillaume Bigny
  • Patent number: 10615135
    Abstract: A multi-cell transistor includes a semiconductor structure, a plurality of unit cell transistors that are electrically connected in parallel, each unit cell transistor extending in a first direction in the semiconductor structure, wherein the unit cell transistors are spaced apart from each other along a second direction, and an isolation structure that is positioned between a first group of the unit cell transistors and a second group of the unit cell transistors and that extends above the semiconductor structure.
    Type: Grant
    Filed: December 4, 2018
    Date of Patent: April 7, 2020
    Assignee: Cree, Inc.
    Inventors: Frank Trang, Qianli Mu, Haedong Jang, Zulhazmi Mokhti
  • Publication number: 20200044024
    Abstract: A transistor device includes a semiconductor structure, a plurality of gate fingers extending on the semiconductor structure in a first direction, a plurality of gate interconnects that each have a first end and a second end extending on the semiconductor structure in the first direction, wherein each gate interconnect is connected to a respective gate finger by a plurality of first conductive vias, and a plurality of gate runners extending on the semiconductor structure in the first direction. At least one gate interconnect of the gate interconnects is connected to one of the gate runners by a second conductive via at an interior position of the at least one gate interconnect that is remote from the first end and the second end of the at least one gate interconnect.
    Type: Application
    Filed: October 8, 2019
    Publication date: February 6, 2020
    Inventors: Zulhazmi Mokhti, Frank Trang, Haedong Jang
  • Publication number: 20200027850
    Abstract: A multi-cell transistor includes a semiconductor structure, a plurality of unit cell transistors that are electrically connected in parallel, each unit cell transistor extending in a first direction in the semiconductor structure, wherein the unit cell transistors are spaced apart from each other along a second direction, and an isolation structure that is positioned between a first group of the unit cell transistors and a second group of the unit cell transistors and that extends above the semiconductor structure.
    Type: Application
    Filed: December 4, 2018
    Publication date: January 23, 2020
    Inventors: Frank Trang, Qianli Mu, Haedong Jang, Zulhazmi Mokhti
  • Publication number: 20200020779
    Abstract: Pursuant to some embodiments of the present invention, transistor devices are provided that include a semiconductor structure, a gate finger extending on the semiconductor structure in a first direction, and a gate interconnect extending in the first direction and configured to be coupled to a gate signal at an interior position of the gate interconnect, where the gate interconnect is connected to the gate finger at a position offset from the interior position of the gate interconnect.
    Type: Application
    Filed: April 4, 2019
    Publication date: January 16, 2020
    Inventors: Frank Trang, Zulhazmi Mokhti, Haedong Jang
  • Patent number: 10483352
    Abstract: A transistor device includes a semiconductor structure, a plurality of gate fingers extending on the semiconductor structure in a first direction, a plurality of gate interconnects that each have a first end and a second end extending on the semiconductor structure in the first direction, wherein each gate interconnect is connected to a respective gate finger by a plurality of first conductive vias, and a plurality of gate runners extending on the semiconductor structure in the first direction. At least one gate interconnect of the gate interconnects is connected to one of the gate runners by a second conductive via at an interior position of the at least one gate interconnect that is remote from the first end and the second end of the at least one gate interconnect.
    Type: Grant
    Filed: July 11, 2018
    Date of Patent: November 19, 2019
    Assignee: Cree, Inc.
    Inventors: Zulhazmi Mokhti, Frank Trang, Haedong Jang
  • Publication number: 20190341893
    Abstract: An amplifier circuit includes an input port, an output port, and a reference potential port, an RF amplifier device having an input terminal electrically coupled to the input port, an output terminal electrically coupled to the output port, and a reference potential terminal electrically coupled to the reference potential port. An impedance matching network is electrically connected to the output terminal, the reference potential port, and the output port. The impedance matching network includes a reactive efficiency optimization circuit that forms a parallel resonant circuit with a characteristic output impedance of the peaking amplifier at a center frequency of the fundamental frequency range. The impedance matching network includes a reactive frequency selective circuit that negates a phase shift of the RF signal in phase at the center frequency and exhibits a linear transfer characteristic in a baseband frequency range.
    Type: Application
    Filed: July 19, 2019
    Publication date: November 7, 2019
    Inventors: Haedong Jang, Timothy Canning, Bjoern Herrmann, Zulhazmi Mokhti, Frank Trang, Richard Wilson
  • Patent number: 10411659
    Abstract: An amplifier circuit includes an input port, an output port, and a reference potential port, an RF amplifier device having an input terminal electrically coupled to the input port, an output terminal electrically coupled to the output port, and a reference potential terminal electrically coupled to the reference potential port. An impedance matching network is electrically connected to the output terminal, the reference potential port, and the output port. The impedance matching network includes a reactive efficiency optimization circuit that forms a parallel resonant circuit with a characteristic output impedance of the peaking amplifier at a center frequency of the fundamental frequency range. The impedance matching network includes a reactive frequency selective circuit that negates a phase shift of the RF signal in phase at the center frequency and exhibits a linear transfer characteristic in a baseband frequency range.
    Type: Grant
    Filed: January 25, 2018
    Date of Patent: September 10, 2019
    Assignee: CREE, INC.
    Inventors: Haedong Jang, Timothy Canning, Bjoern Herrmann, Zulhazmi Mokhti, Frank Trang, Richard Wilson