Photogate with improved short wavelength response for a CMOS imager

A photogate-based photosensor for use in a CMOS imager exhibiting improved short wavelength light response. The photogate is formed of a thin conductive layer about 50 to 3000 Angstroms thick. The conductive layer may be a silicon layer, a layer of indium and/or tin oxide, or may be a stack having an indium and/or tin oxide layer over a silicon layer. The thin conductive layer of the photogate permits a greater amount of short wavelength light to pass through the photogate to reach the photosite in the substrate, and thereby increases the quantum efficiency of the photosensor for short wavelengths of light.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
FIELD OF THE INVENTION

[0001] The present invention relates generally to CMOS imagers and in particular to a CMOS imager having improved responsiveness to short wavelengths of light.

BACKGROUND OF THE INVENTION

[0002] There are a number of different types of semiconductor-based imagers, including charge coupled devices (CCDs), photodiode arrays, charge injection devices and hybrid focal plane arrays. CCD technology is often employed for image acquisition and enjoys a number of advantages which makes it the incumbent technology, particularly for small size imaging applications. CCDs are capable of large formats with small pixel size and they employ low noise charge domain processing techniques.

[0003] However, CCD imagers also suffer from a number of disadvantages. For example, they are susceptible to radiation damage, they exhibit destructive read-out over time, they require good light shielding to avoid image smear and they have a high power dissipation for large arrays. Additionally, while offering high performance, CCD arrays are difficult to integrate with CMOS processing in part due to a different processing technology and to their high capacitances, complicating the integration of on-chip drive and signal processing electronics with the CCD array. While there have been some attempts to integrate on-chip signal processing with CCD arrays, these attempts have not been entirely successful. CCDs also must transfer an image by line charge transfers from pixel to pixel, requiring that the entire array be read out into a memory before individual pixels or groups of pixels can be accessed and processed. This takes time. CCDs may also suffer from incomplete charge transfer from pixel to pixel which results in image smear.

[0004] Because of the inherent limitations in CCD technology, there is an interest in CMOS imagers for possible use as low cost imaging devices. A fully compatible CMOS sensor technology enabling a higher level of integration of an image array with associated processing circuits would be beneficial to many digital applications such as, for example, in cameras, scanners, machine vision systems, vehicle navigation systems, video telephones, computer input devices, surveillance systems, auto focus systems, star trackers, motion detection systems, image stabilization systems and data compression systems for high-definition television.

[0005] The advantages of CMOS imagers over CCD imagers are that CMOS imagers have a low voltage operation and low power consumption; CMOS imagers are compatible with integrated on-chip electronics (control logic and timing, image processing, and signal conditioning such as A/D conversion); CMOS imagers allow random access to the image data; and CMOS imagers have lower fabrication costs as compared with the conventional CCD because standard CMOS processing techniques can be used. Additionally, low power consumption is achieved for CMOS imagers because only one row of pixels at a time needs to be active during the readout and there is no charge transfer (and associated switching) from pixel to pixel during image acquisition. On-chip integration of electronics is particularly advantageous because of the potential to perform many signal conditioning functions in the digital domain (versus analog signal processing) as well as to achieve a reduction in system size and cost.

[0006] A CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including either a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo-generated charge in the underlying portion of the substrate. A readout circuit is connected to each pixel cell and includes at least an output field effect transistor formed in the substrate and a charge transfer section formed on the substrate adjacent the photogate, photoconductor or photodiode having a sensing node, typically a floating diffusion node, connected to the gate of an output transistor. The imager may include at least one electronic device such as a transistor for transferring charge from the underlying portion of the substrate to the floating diffusion node and one device, also typically a transistor, for resetting the node to a predetermined charge level prior to charge transference.

[0007] In a CMOS imager, the active elements of a pixel cell perform the necessary functions of: (1) photon to charge conversion; (2) accumulation of image charge; (3) transfer of charge to the floating diffusion node accompanied by charge amplification; (4) resetting the floating diffusion node to a known state before the transfer of charge to it; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge. Photo charge may be amplified when it moves from the initial charge accumulation region to the floating diffusion node. The charge at the floating diffusion node is typically converted to a pixel output voltage by a source follower output transistor. The photosensitive element of a CMOS imager pixel is typically either a depleted p-n junction photodiode or a field induced depletion region beneath a photogate or photoconductor. For photodiodes, image lag can be eliminated by completely depleting the photodiode upon readout.

[0008] CMOS imagers of the type discussed above are generally known as discussed, for example, in Nixon et al., “256×256 CMOS Active Pixel Sensor Camera-on-a-Chip,” IEEE Journal of Solid-State Circuits, Vol. 31(12), pp. 2046-2050 (1996); Mendis et al., “CMOS Active Pixel Image Sensors,” IEEE Transactions on Electron Devices, Vol. 41(3), pp. 452-453 (1994), as well as U.S. Pat. No. 5,708,263 and U.S. Pat. No. 5,471,515, which are herein incorporated by reference.

[0009] To provide context for the invention, an exemplary CMOS imaging circuit is described below with reference to FIG. 1. The circuit described below, for example, includes a photogate for accumulating photo-generated charge in an underlying portion of the substrate. It should be understood that the CMOS imager may include a photodiode or other image to charge converting device, in lieu of a photogate, as the initial accumulator for photo-generated charge.

[0010] Reference is now made to FIG. 1 which shows a simplified circuit for a pixel of an exemplary CMOS imager using a photogate and having a pixel photodetector circuit 14 and a readout circuit 60. It should be understood that while FIG. 1 shows the circuitry for operation of a single pixel, that in practical use there will be an M×N array of pixels arranged in rows and columns with the pixels of the array accessed using row and column select circuitry, as described in more detail below.

[0011] The photodetector circuit 14 is shown in part as a cross-sectional view of a semiconductor substrate 16 typically a p-type silicon, having a surface well of p-type material 20. An optional layer 18 of p-type material may be used if desired, but is not required. Substrate 16 may be formed of, for example, Si, SiGe, Ge, or GaAs. Typically the entire substrate 16 is p-type doped silicon substrate and may contain a surface p-well 20 (with layer 18 omitted), but many other options are possible, such as, for example p on p-substrates, p on p+ substrates, p-wells in n-type substrates or the like. The terms wafer or substrate used in the description includes any semiconductor-based structure having an exposed surface in which to form the circuit structure used in the invention. Wafer and substrate are to be understood as including silicon-on-insulator (SOI) technology, silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure or foundation.

[0012] An insulating layer 22 such as, for example, silicon dioxide is formed on the upper surface of p-well 20. The p-type layer may be a p-well formed in substrate 16. A photogate 24 thin enough to pass radiant energy or of a material which passes radiant energy is formed on the insulating layer 22. The photogate 24 receives an applied control signal PG which causes the initial accumulation of pixel charges in n+ region 26. The n+ type region 26, adjacent one side of photogate 24, is formed in the upper surface of p-well 20. A transfer gate 28 is formed on insulating layer 22 between n+ type region 26 and a second n+ type region 30 formed in p-well 20. The n+ regions 26 and 30 and transfer gate 28 form a charge transfer transistor 29 which is controlled by a transfer signal TX. The n+ region 30 is typically called a floating diffusion region. It is also a node for passing charge accumulated thereat to the gate of a source follower transistor 36 described below.

[0013] A reset gate 32 is also formed on insulating layer 22 adjacent and between n+ type region 30 and another n+ region 34 which is also formed in p-well 20. The reset gate 32 and n+ regions 30 and 34 form a reset transistor 31 which is controlled by a reset signal RST. The n+ type region 34 is coupled to voltage source VDD, e.g., 5 volts. The transfer and reset transistors 29, 31 are n-channel transistors as described in this implementation of a CMOS imager circuit in a p-well. It should be understood that it is possible to implement a CMOS imager in an n-well in which case each of the transistors would be p-channel transistors. It should also be noted that while FIG. 1 shows the use of a transfer gate 28 and associated transistor 29, this structure provides advantages, but is not required.

[0014] Photodetector circuit 14 also includes two additional n-channel transistors, source follower transistor 36 and row select transistor 38. Transistors 36, 38 are coupled in series, source to drain, with the source of transistor 36 also coupled over lead 40 to voltage source VDD and the drain of transistor 38 coupled to a lead 42. The drain of row select transistor 38 is connected via conductor 42 to the drains of similar row select transistors for other pixels in a given pixel row. A load transistor 39 is also coupled between the drain of transistor 38 and a voltage source VSS, e.g. 0 volts. Transistor 39 is kept on by a signal VLN applied to its gate.

[0015] The imager includes a readout circuit 60 which includes a signal sample and hold (S/H) circuit including a S/H n-channel field effect transistor 62 and a signal storage capacitor 64 connected to the source follower transistor 36 through row transistor 38. The other side of the capacitor 64 is connected to a source voltage VSS. The upper side of the capacitor 64 is also connected to the gate of a p-channel output transistor 66. The drain of the output transistor 66 is connected through a column select transistor 68 to a signal sample output node VOUTS and through a load transistor 70 to the voltage supply VDD. A signal called “signal sample and hold” (SHS) briefly turns on the S/H transistor 62 after the charge accumulated beneath the photogate electrode 24 has been transferred to the floating diffusion node 30 and from there to the source follower transistor 36 and through row select transistor 38 to line 42, so that the capacitor 64 stores a voltage representing the amount of charge previously accumulated beneath the photogate electrode 24.

[0016] The readout circuit 60 also includes a reset sample and hold (S/H) circuit including a S/H transistor 72 and a signal storage capacitor 74 connected through the S/H transistor 72 and through the row select transistor 38 to the source of the source follower transistor 36. The other side of the capacitor 74 is connected to the source voltage VSS. The upper side of the capacitor 74 is also connected to the gate of a p-channel output transistor 76. The drain of the output transistor 76 is connected through a p-channel column select transistor 78 to a reset sample output node VOUTR and through a load transistor 80 to the supply voltage VDD. A signal called “reset sample and hold” (SHR) briefly turns on the S/H transistor 72 immediately after the reset signal RST has caused reset transistor 31 to turn on and reset the potential of the floating diffusion node 30, so that the capacitor 74 stores the voltage to which the floating diffusion node 30 has been reset.

[0017] The readout circuit 60 provides correlated sampling of the potential of the floating diffusion node 30, first of the reset charge applied to node 30 by reset transistor 31 and then of the stored charge from the photogate 24. The two samplings of the diffusion node 30 charges produce respective output voltages VOUTR and VOUTS of the readout circuit 60. These voltages are then subtracted (VOUTS-VOUTR) by subtractor 82 to provide an output signal terminal 81 which is an image signal independent of pixel to pixel variations caused by fabrication variations in the reset voltage transistor 31 which might cause pixel to pixel variations in the output signal.

[0018] FIG. 2 illustrates a block diagram for a CMOS imager having a pixel array 200 with each pixel cell being constructed in the manner shown by element 14 of FIG. 1. FIG. 4 shows a 2×2 portion of pixel array 200. Pixel array 200 comprises a plurality of pixels arranged in a predetermined number of columns and rows. The pixels of each row in array 200 are all turned on at the same time by a row select line, e.g., line 86, and the pixels of each column are selectively output by a column select line, e.g., line 42. A plurality of rows and column lines are provided for the entire array 200. The row lines are selectively activated by the row driver 210 in response to row address decoder 220 and the column select lines are selectively activated by the column driver 260 in response to column address decoder 270. Thus, a row and column address is provided for each pixel. The CMOS imager is operated by the control circuit 250 which controls address decoders 220, 270 for selecting the appropriate row and column lines for pixel readout, and row and column driver circuitry 210, 260 which apply driving voltage to the drive transistors of the selected row and column lines.

[0019] FIG. 3 shows a simplified timing diagram for the signals used to transfer charge out of photodetector circuit 14 of the FIG. 1 CMOS imager. The photogate signal PG is nominally set to 5V and pulsed from 5V to 0V during integration. The reset signal RST is nominally set at 2.5V. As can be seen from the figure, the process is begun at time to by briefly pulsing reset voltage RST to 5V. The RST voltage, which is applied to the gate 32 of reset transistor 31, causes transistor 31 to turn on and the floating diffusion node 30 to charge to the VDD voltage present at n+ region 34 (less the voltage drop VTH of transistor 31). This resets the floating diffusion node 30 to a predetermined voltage (VDD-VTH). The charge on floating diffusion node 30 is applied to the gate of the source follower transistor 36 to control the current passing through transistor 38, which has been turned on by a row select (ROW) signal, and load transistor 39. This current is translated into a voltage on line 42 which is next sampled by providing a SHR signal to the S/H transistor 72 which charges capacitor 74 with the source follower transistor output voltage on line 42 representing the reset charge present at floating diffusion node 30. The PG signal is next pulsed to 0 volts, causing charge to be collected in n+ region 26.

[0020] A transfer gate voltage TX, similar to the reset pulse RST, is then applied to transfer gate 28 of transistor 29 to cause the charge in n+ region 26 to transfer to floating diffusion node 30. It should be understood that for the case of a photogate, the transfer gate voltage TX may be pulsed or held to a fixed DC potential. For the implementation of a photodiode with a transfer gate, the transfer gate voltage TX must be pulsed. The new output voltage on line 42 generated by source follower transistor 36 current is then sampled onto capacitor 64 by enabling the sample and hold switch 62 by signal SHS. The column select signal is next applied to transistors 68 and 70 and the respective charges stored in capacitors 64 and 74 are subtracted in subtractor 82 to provide a pixel output signal at terminal 81. It should also be noted that CMOS imagers may dispense with the transfer gate 28 and associated transistor 29, or retain these structures while biasing the transfer transistor 29 to an always “on” state.

[0021] The operation of the charge collection of the CMOS imager is known in the art and is described in several publications such as Mendis et al., “Progress in CMOS Active Pixel Image Sensors,” SPIE Vol. 2172, pp. 19-29 (1994); Mendis et al., “CMOS Active Pixel Image Sensors for Highly Integrated Imaging Systems,” IEEE Journal of Solid State Circuits, Vol. 32(2) (1997); and Eric R. Fossum, “CMOS Image Sensors: Electronic Camera on a Chip,” IEDM Vol. 95, pp. 17-25 (1995) as well as other publications. These references are incorporated herein by reference.

[0022] Photogate photosensors are preferred over photodiodes for some APS imager applications because of their high charge capacity and their ability to achieve charge-to-voltage amplification when combined with a transfer gate. A disadvantage of conventional photogates, however, is poor quantum efficiency for short wavelength light, i.e., wavelengths less than 500 nm, such as green, blue, or violet light. Polysilicon, which is typically used for the photogate, is transparent to long wavelength visible light, but attenuates short wavelength light, and is almost opaque to violet light. For example, red light (˜700 nm &lgr;) will penetrate approximately 3,000 nm into room temperature polysilicon, while violet light (˜400 nm &lgr;) will only penetrate 50 nm.

[0023] Most prior art methods to solve the poor short wavelength efficiency of imagers have utilized photodiodes, and relatively few methods have been proposed for photogate-based imagers. U.S. Patent No. 4,051,374 teaches the use of a thin luminescent layer over an imaging device to convert short wavelength light to longer wavelengths in the yellow-orange range. The luminescent layer makes up for the imaging device's poor sensitivity in the blue range by converting light into wavelengths for which the imager has a greater sensitivity. U.S. Pat. No. 4,066,455 teaches a method of using a selenium conductive layer with a highly doped charge-generation layer. These methods add complexity to the manufacturing process of the imager, however, and have not succeeded in making photogates competitive with photodiodes when increased short wavelength sensitivity is desired.

[0024] There is needed, therefore, a pixel photosensor for use in an imager that exhibits improved short wavelength light response and quantum efficiency. A simple method of fabricating a pixel photosensor with improved short wavelength light response is also needed.

SUMMARY OF THE INVENTION

[0025] The present invention provides a photogate with improved short wavelength light response. A gate oxide is formed over a doped semiconductor substrate and a gate conductor is formed on top of the gate oxide. The gate conductor has a thickness within the range of approximately 50 to 1500 Angstroms, and is preferably approximately 50 to 800 Angstroms thick. Also provided is a stacked photogate having two layers: an upper transparent conductive layer formed of indium tin oxide, indium oxide, tin oxide, or other material, and a lower silicon layer with a thickness of approximately 50 to 800 Angstroms. Also provided is a photogate comprising a thin transparent conductive layer, approximately 100 to 3000 Angstroms thick, formed of indium tin oxide, indium oxide, tin oxide, or other material. The very thin photogate permits a greater amount of short wavelength light to pass through the photogate to reach the photosite in the substrate, and thereby increases the quantum efficiency of the photosensor.

[0026] Additional advantages and features of the present invention will be apparent from the following detailed description and drawings which illustrate preferred embodiments of the invention.

BRIEF DESCRIPTION OF THE DRAWINGS

[0027] FIG. 1 is a representative circuit of a CMOS imager.

[0028] FIG. 2 is a block diagram of a CMOS pixel sensor chip.

[0029] FIG. 3 is a representative timing diagram for the CMOS imager.

[0030] FIG. 4 is a representative pixel layout showing a 2×2 pixel layout.

[0031] FIG. 5 is a cross-sectional diagram showing a pixel sensor according to one embodiment of the present invention.

[0032] FIG. 6 is a cross-sectional diagram showing an alternate structure for the pixel sensor of FIG. 5.

[0033] FIG. 7 is a cross-sectional diagram showing the pixel sensor of a second embodiment of the invention.

[0034] FIG. 8 is a cross-sectional diagram showing the pixel sensor of a third embodiment of the invention.

[0035] FIG. 9 is a cross-sectional view of a semiconductor wafer undergoing the process of a preferred embodiment of the invention.

[0036] FIG. 10 shows the wafer of FIG. 9 at a processing step subsequent to that shown in FIG. 9.

[0037] FIG. 11 shows the wafer of FIG. 9 at a processing step subsequent to that shown in FIG. 10.

[0038] FIG. 12 shows the wafer of FIG. 9 at a processing step subsequent to that shown in FIG. 11.

[0039] FIG. 13 shows the wafer of FIG. 11 undergoing a processing step according to a second embodiment of the present invention.

[0040] FIG. 14 shows the wafer of FIG. 11 undergoing a processing step according to a third embodiment of the present invention.

[0041] FIG. 15 is an illustration of a computer system having a CMOS imager according to the present invention.

DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

[0042] In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.

[0043] The terms “wafer” and “substrate” are to be understood as including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.

[0044] The term “pixel” refers to a picture element unit cell containing a photosensor and transistors for converting electromagnetic radiation to an electrical signal. For purposes of illustration, a representative pixel is illustrated in the figures and description herein, and typically fabrication of all pixels in an imager will proceed simultaneously in a similar fashion. The term “short wavelength light” is used as a generic term to refer to electromagnetic radiation having a wavelength within the range of approximately 385 to 550 nm, which includes green-blue, blue, indigo, and violet light. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.

[0045] The structure of the pixel cell 14 of the first embodiment is shown in more detail in FIGS. 5 and 6. The pixel 14 may be formed in a substrate 16 having a doped layer or well 20 of a first conductivity type, which for exemplary purposes is treated as p-type. The doped layer 20 is provided with four doped regions 52, 26, 30, 34 formed therein, which are doped to a second conductivity type, which for exemplary purposes is treated as n-type. The first doped region 52 underlies the photogate 24, which comprises a thin layer 102 of doped silicon material transparent to radiant energy 12, such as doped polysilicon. The thin layer 102 is approximately 50 to 1500 Angstroms thick, and preferably has a thickness within the range of 50 to 800 Angstroms, and most preferably is 300 Angstroms thick.

[0046] A gate oxide layer 100 of silicon dioxide is formed between the thin layer 102 and the doped layer 20. Insulating sidewalls 112 of silicon dioxide (oxide), silicon nitride (nitride), silicon oxynitride, ON (oxide-nitride), NO (nitride-oxide), or ONO (oxide-nitride-oxide) are formed on the sides of the transistors 28, 32. The second doped region 26 is the connecting diffusion 26 between the photogate 24 and the transfer gate 28. The third doped region 30 is the floating diffusion region, sometimes also referred to as a floating diffusion node, and it serves as the source for the reset transistor 31. The fourth doped region 34 is the drain of the reset transistor 31, and is also connected to voltage source Vdd.

[0047] The transfer gate 28 and the reset gate 32 in this first embodiment are shown to be multi-layered stacked gate structures consisting of: (1) a gate oxide layer 106, (2) a gate conductor 108 which may be doped polysilicon, or advantageously, a doped polysilicon and silicide dual layer, or a doped polysilicon and a barrier layer, such as titanium nitride, tungsten nitride, or tantalum nitride with a more conductive layer such as tungsten, molybdenum, or tantalum, and (3) may have overlying, insulating layer 110 which consists of oxide, nitride, oxynitride, ON, NO, or ONO. In all CMOS imagers there are additional transistors, including the source follower transistor and the row select transistors, that are, for simplicity, not shown in FIGS. 5 and 6.

[0048] It is advantageous that the transfer and reset gate conductors be composed of polysilicon and a more conductive layer to improve circuit speed by reducing the resistance of the gate conductors. However, if this is not an issue with certain designs and the gate conductor only needs to be a doped polysilicon, then the processing complexity can be reduced. This is accomplished by forming a gate oxide 106, depositing a thin polysilicon layer (50 to 1500 Angstroms) and patterning and etching all gate conductors and specifically the photogate 24, transfer gate 28, and reset gate 32 at the same time. In this simplified process flow there would be insulating sidewall spacers 112 adjacent to the photogate conductor 102 as discussed in more detail below with reference to FIG. 14. In this case the proess is simplified by not requiring a second gate oxide 100 nor a second gate conductor 102 deposition as described earlier.

[0049] FIG. 6 depicts an alternate structure for the pixel cell 14 of the first embodiment. This structure has a photogate 24 overlapping the transfer gate 28. When the photogate 24 and transfer gate 28 overlap, no doped region 26 is required for optimal functioning of the pixel.

[0050] A second embodiment of the pixel cell 14 is shown in FIG. 7. The pixel cell 14 of the second embodiment is similar in structure to that of the first embodiment, differing only in the structure of the photogate 24. The photogate 24 of the second embodiment is a stacked photogate having two layers: a bottom silicon layer 102 of suitable doped silicon material, such as doped polysilicon, and a top conductive layer 104 of a conductive material transparent to radiant energy, such as indium tin oxide (InxSnyOz), indium oxide (In2O3), or tin oxide (SnO2). The silicon layer 102 has a thickness within the range of 50 to 1500 Angstroms, and is preferably approximately 50 to 800 Angstroms thick. The top conductive layer 104, which is approximately 100 to 3000 Angstroms thick, helps decrease the sheet resistance of the photogate 24 and improves the functioning of the photosensor in applications where sheet resistance is of concern.

[0051] The transparent oxides can be deposited by CVD or sputtering. If by sputtering the oxide may be formed by the sputtering of a metal or an oxide target in an oxygen ambient. To improve the transparency of the transparent conductors (indium oxide, tin oxide, or indium tin oxide), it is advantageous to anneal the film in an oxygen-containing ambient between 200 and 800 degrees Celsius. The ambient can be, for example, gaseous or plasma O2, or gaseous or plasma O3 (ozone). The transfer gate 28 and reset gate 32 may be formed to include the transparent conductive layer 104 on top of the gate conductor 108, as shown in FIG. 7(b), or may be formed without the transparent conductive layer, as is shown in FIG. 7(a).

[0052] A third embodiment of the pixel cell 14 is shown in FIG. 8. The pixel cell 14 of the third embodiment is similar in structure to that of the first and second embodiments, differing only in the structure of the photogate 24. The photogate 24 of the third embodiment comprises a thin conductive layer 104 of a material transparent to radiant energy, such as indium tin oxide (InxSnyOz), indium oxide (In2O3), or tin oxide (SnO2). The conductive layer 104 has a thickness within the range of 100 to 3000 Angstroms.

[0053] The photosensor 24 is manufactured through a process described as follows, and illustrated by FIGS. 9 through 13. Referring now to FIG. 9, a substrate 16, which may be any of the types of substrate described above, is doped to form a doped substrate layer or well 20 of a first conductivity type, which for exemplary purposes will be described as p-type. A field oxide layer 114 is formed around the cell 14 at this time, and is shown in FIG. 9 as residing on a side of the photosite 26 opposite the transfer gate 28, and opposite the reset gate 32. The field oxide layer 114 may be formed by any known technique such as by thermal oxidation of the underlying silicon in a LOCOS process or by etching trenches and filling them with oxide in an STI process.

[0054] Second, the reset transistor gate stack 32 and an optional transfer gate stack 28 are formed. These include a gate oxide layer 106 of silicon dioxide or the like on the doped layer 20, and a conductive layer 108 of doped polysilicon, poly/tungsten or poly/barrier metal/tungsten or other suitable material over the gate oxide layer 106. An insulating cap layer 110 of, for example, silicon dioxide, silicon oxynitride, silicon nitride, ON, NO, or ONO (oxide-nitride-oxide) may be formed, if desired. Insulating sidewalls 112 are also formed on the sides of the gate stacks 28, 32. These sidewalls 112 may be formed of, for example, silicon dioxide, silicon nitride, or silicon oxynitride. While these gates may be formed after the process of the present invention described below, for exemplary purposes and for convenience the formation of the photogate will be described as occurring subsequent to gate stack formation.

[0055] As shown in FIG. 10, the next step is to form doped regions in the doped substrate layer 20. It should be understood, however, that the substrate layer 20 may be implanted at many different stages of fabrication to achieve the same results. Any suitable doping process, such as ion implantation, may be used. A resist and mask (not shown) are used to shield areas of the layer 20 that are not to be doped. Three doped regions are formed in this step: the photosite 52, the floating diffusion region 30, and a drain region 34. The doped regions 52, 30, 34 are doped to a second conductivity type, which for exemplary purposes will be considered to be n-type. The doping level of the doped regions 52, 30, 34 may vary but should be greater strength than the doping level of the doped layer 20. If desired, multiple masks and resists may be used to dope these regions to different concentrations. Doped region 52 may be variably doped, such as either n+ or n− for an n-channel device. Doped region 34 should be strongly doped, i.e., for an n-channel device, the doped region 34 will be doped as n+. Doped region 30 is typically strongly doped (n+), and would not be lightly doped (n−) unless a buried contact is also used. N-type doped region 26 may be formed at this time or after the photogate 24 is formed.

[0056] Referring now to FIG. 11, a gate oxide layer 100 is now formed on top of the photosite 52 by thermal growth of silicon dioxide to a thickness of approximately 3 to 100 nm. As shown in FIG. 12, the next step in the process is to form the photogate 24. For the photosensor of the first embodiment, the photogate 24 is a thin single layer 102 of conductive silicon material that is semitransparent to electromagnetic radiation of the wavelengths desired to be sensed, such as doped polysilicon. The layer 102 is very thin, i.e., the thickness is within the range of 100 to 1500 Angstroms, and is preferably within the range of 100 to 800 Angstroms, and most preferably is approximately 300 Angstroms. The conductive layer 102 is formed by CVD, or other suitable means, and is formed to cover substantial portions of the gate oxide layer 100, and may extend at least partially over the field oxide layer 114 and may extend over a portion of the transfer gate 28 if there is an insulator 110 over the transistor gate conductor 108 and spacers 112. The photosensor 24 at this stage is shown in FIG. 12. In FIG. 12 we do not show the photogate extending over the transfer gate 28. After the conductive layer 102 is defined an additional masked implant 26 (n-type) may be performed if this implant was not done earlier and if a non-overlapping photogate design is used.

[0057] For the pixel cell 14 of the first embodiment, the photosensor 24 is essentially complete at this stage, and conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14. For example, the entire surface may then be covered with a passivation layer of, e.g., silicon dioxide, BSG, PSG, or BPSG, which is CMP planarized and etched to provide contact holes, which are then metallized to provide contacts to the photogate, reset gate and transfer gate. Conventional multiple layers of conductors and insulators may also be used to interconnect the structures in the manner shown in FIG. 1.

[0058] The pixel cell 14 of the second embodiment requires further processing steps to form the photogate 24, as shown in FIG. 13. The top conductive layer 104 is formed by CVD or sputtering, or other suitable means, depending on the material of the layer 104. The layer 104 may be any transparent conductive material, such as indium tin oxide, indium oxide, tin oxide, or the like. The top conductive layer 104 is very thin, i.e., the thickness is within the range of 100 to 3000 Angstroms. After deposition of the layer 104, the layers 102 and 104 are patterned to form a stacked photogate 24. Conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14, as described above.

[0059] The pixel cell 14 of the third embodiment is formed in a fashion similar to that of the first embodiment. After the pixel cell 14 has been processed up through the gate oxide formation depicted in FIG. 11, the next step is to form the photogate, as shown in FIG. 14. The conductive layer 104 is formed by CVD or sputtering, or other suitable means, depending on the material of the layer 104. The layer 104 may be any transparent conductive material, such as indium tin oxide, indium oxide, tin oxide, or the like, and is very thin, i.e., approximately 100 to 3000 Angstroms thick. Conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14, as described above.

[0060] Pixel arrays having the photogates of the present invention, and described with reference to FIGS. 5-12, may be further processed as known in the art to arrive at CMOS imagers having the functions and features of those discussed with reference to FIGS. 1-4.

[0061] A typical processor based system which includes a CMOS imager device according to the present invention is illustrated generally at 400 in FIG. 15. A processor based system is exemplary of a system having digital circuits which could include CMOS imager devices. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision system, vehicle navigation system, video telephone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system and data compression system for high-definition television, all of which can utilize the present invention.

[0062] A processor system, such as a computer system, for example generally comprises a central processing unit (CPU) 444, e.g., a microprocessor, that communicates with an input/output (I/O) device 446 over a bus 452. The CMOS imager 442 also communicates with the system over bus 452. The processor system 400 also includes random access memory (RAM) 448, and, in the case of a computer system may include peripheral devices such as a floppy disk drive 454 and a compact disk (CD) ROM drive 456 which also communicate with CPU 444 over the bus 452. CMOS imager 442 is preferably constructed as an integrated circuit which includes pixels containing photogate photosensors with very thin conductive layers, as previously described with respect to FIGS. 5 through 14. The CMOS imager 442 may be combined with a processor, such as a CPU, digital signal processor or microprocessor, with or without memory storage, in a single integrated circuit.

[0063] As can be seen by the embodiments described herein, the present invention encompasses a photogate photosensor having a very thin conductive layer which exhibits improved short wavelength response. The thinness of the conductive layer permits short wavelength light to pass through more easily, thereby increasing the sensitivity of the photosensor.

[0064] It should again be noted that although the invention has been described with specific reference to CMOS imaging circuits having a photogate and a floating diffusion region, the invention has broader applicability and may be used in any CMOS imaging apparatus. Similarly, the process described above is but one method of many that could be used. The above description and drawings illustrate preferred embodiments which achieve the objects, features and advantages of the present invention. It is not intended that the present invention be limited to the illustrated embodiments. Any modification of the present invention which comes within the spirit and scope of the following claims should be considered part of the present invention.

Claims

1. A photogate for use in an imaging device, said photogate comprising:

a doped layer formed in a substrate;
a doped region formed in said doped layer; and
a transparent gate formed on at least a portion of said doped region, said transparent gate permitting image light to pass there through and having a thickness within the range of 50 to 3000 Angstroms.

2. The photogate of claim 1, further comprising a gate oxide layer formed between the doped region and the transparent gate.

3. The photogate of claim 2, wherein the gate oxide layer is a layer of silicon dioxide.

4. The photogate of claim 1, wherein the transparent gate is formed of doped polysilicon.

5. The photogate of claim 4, wherein the transparent gate has a thickness within the range of 50 to 800 Angstroms.

6. The photogate of claim 4, wherein the transparent gate has a thickness of approximately 300 Angstroms.

7. The photogate of claim 1, wherein the transparent gate is formed of indium tin oxide.

8. The photogate of claim 1, wherein the transparent gate is formed of indium oxide.

9. The photogate of claim 1, wherein the transparent gate is formed of tin oxide.

10. The photogate of claim 1, further comprising a transparent conductive layer formed on the transparent gate.

11. The photogate of claim 10, wherein the transparent gate has a thickness within the range of 50 to 800 Angstroms.

12. The photogate of claim 10, wherein the transparent conductive layer has a thickness within the range of 100 to 3000 Angstroms.

13. The photogate of claim 10, wherein the transparent conductive layer is a layer of indium tin oxide.

14. The photogate of claim 10, wherein the transparent conductive layer is a layer of indium oxide.

15. The photogate of claim 10, wherein the transparent conductive layer is a layer of tin oxide.

16. The photogate of claim 1, wherein the doped layer is doped to a first conductivity type.

17. The photogate of claim 16, wherein the first conductivity type is p-type.

18. The photogate of claim 16, wherein the first conductivity type is n-type.

19. The photogate of claim 16, wherein the doped region is doped to a second conductivity type.

20. The photogate of claim 19, wherein the second conductivity type is n-type.

21. The photogate of claim 19, wherein the second conductivity type is p-type.

22. A photogate for use with an imaging device, said photogate comprising:

a doped layer formed in a substrate;
a doped region formed in said doped layer;
a silicon gate formed on at least a portion of said doped region, wherein said silicon gate has a thickness within the range of 50 to 800 Angstroms; and
a transparent conductive layer formed on the silicon gate.

23. The photogate of claim 22, wherein the silicon gate has a thickness of approximately 300 Angstroms.

24. The photogate of claim 22, wherein the transparent conductive layer has a thickness within the range of 100 to 3000 Angstroms.

25. The photogate of claim 22, wherein the silicon gate is a layer of doped polysilicon.

26. The photogate of claim 22, wherein the transparent conductive layer is a layer of indium tin oxide.

27. The photogate of claim 22, wherein the transparent conductive layer is a layer of indium oxide.

28. The photogate of claim 22, wherein the transparent conductive layer is a layer of tin oxide.

29. A pixel sensor cell for use in an imaging device, said cell comprising:

a doped layer formed in a substrate;
a first doped region formed in said doped layer;
a photogate having a first conductive layer of a thickness within the range of 50 to 3000 Angstroms formed over said first doped region for gating image charge accumulated in said first doped region;
a second doped region formed in said doped layer spaced from said first doped region for receiving image charge transferred from said first doped region;
a reset transistor for periodically resetting said second doped region to a predetermined potential; and
an output transistor having a gate electrically connected to the second doped region for providing a signal representing image charge transferred to said second doped region.

30. The pixel sensor cell of claim 29, wherein the first conductive layer is a layer of doped polysilicon.

31. The pixel sensor cell of claim 30, wherein the first conductive layer has a thickness within the range of 50 to 1500 Angstroms.

32. The pixel sensor cell of claim 29, wherein the first conductive layer is a layer of material selected from the group consisting doped polysilicon, indium tin oxide, indium oxide, and tin oxide.

33. The pixel sensor cell of claim 29, wherein the photogate further comprises a second conductive layer on the first conductive layer.

34. The pixel sensor cell of claim 33, wherein the first conductive layer has a thickness within the range of 50 to 800 Angstroms.

35. The pixel sensor cell of claim 33, wherein the second conductive layer is a layer of material selected from the group consisting of indium tin oxide, indium oxide, and tin oxide.

36. The pixel sensor cell of claim 33, wherein the second conductive layer has a thickness within the range of 100 to 3000 Angstroms.

37. The pixel sensor cell of claim 33, further comprising a transfer gate located between the first and second doped regions for transferring image charge from said first doped region to said second doped region.

38. The pixel sensor cell of claim 37, wherein said second conductive layer extends over a top surface of the transfer gate.

39. The pixel sensor cell of claim 29, wherein the doped layer is doped to a first conductivity type.

40. The pixel sensor cell of claim 39, wherein the first conductivity type is p-type.

41. The pixel sensor cell of claim 29, wherein the first and the second doped regions are doped to a second conductivity type.

42. The pixel sensor cell of claim 41, wherein the second conductivity type is n-type.

43. A pixel sensor cell for use in an imaging device, said cell comprising:

a doped layer formed in a substrate;
a first doped region formed in said doped layer;
a stacked photogate provided over said first doped region, said stacked photogate comprising a doped polysilicon layer of a thickness within the range of 50 to 800 Angstroms, and a transparent conductive layer on the doped polysilicon layer;
a second doped region for receiving image charge transferred from said first doped region;
a reset transistor for periodically resetting said second doped region to a predetermined potential; and
an output transistor having a gate electrically connected to the second doped region for providing a signal representing image charge transferred to said second doped region.

44. The pixel sensor cell of claim 43, wherein the doped polysilicon layer has a thickness of approximately 300 Angstroms.

45. The pixel sensor cell of claim 43, wherein the transparent conductive layer is a layer of indium tin oxide.

46. The pixel sensor cell of claim 43, wherein the transparent conductive layer is a layer of indium oxide.

47. The pixel sensor cell of claim 43, wherein the transparent conductive layer is a layer of tin oxide.

48. The pixel sensor cell of claim 43, further comprising a transfer gate located between the first and the second doped regions for transferring image charge from said first doped region to said second doped region.

49. The pixel sensor cell of claim 48, wherein the transparent conductive layer extends over a top surface of the transfer gate.

50. The pixel sensor cell of claim 43, wherein the doped layer is doped to a first conductivity type.

51. The pixel sensor cell of claim 50, wherein the first conductivity type is p-type.

52. The pixel sensor cell of claim 43, wherein the first and the second doped regions are doped to a second conductivity type.

53. The pixel sensor cell of claim 52, wherein the second conductivity type is n-type.

54. A CMOS imager comprising:

a doped layer formed in a substrate;
an array of pixel sensor cells formed in said doped layer, wherein each pixel sensor cell has a photogate over a respective first doped region, said photogate comprising a transparent conductive layer of a thickness within the range of 50 to 3000 Angstroms, each of said cells having a respective second doped region for receiving and outputting image charge received from said respective first doped region; and
signal processing circuitry formed in said substrate and electrically connected to the array for receiving and processing signals representing an image output by the array and for providing output data representing said image.

55. The CMOS imager of claim 54, wherein the pixel sensor cells further comprise a transparent oxide layer on the transparent conductive layer.

56. The CMOS imager of claim 55, wherein the transparent oxide layer is a layer of oxide selected from the group consisting of indium tin oxide, indium oxide, and tin oxide.

57. The CMOS imager of claim 55, wherein the transparent conductive layer has a thickness within the range of 50 to 800 Angstroms.

58. The CMOS imager of claim 55, wherein the transparent oxide layer has a thickness within the range of 100 to 3000 Angstroms.

59. The CMOS imager of claim 54, wherein the transparent conductive layer is a layer of doped polysilicon.

60. The CMOS imager of claim 59, wherein the transparent conductive layer has a thickness within the range of 50 to 1500 Angstroms.

61. The CMOS imager of claim 59, wherein the transparent conductive layer has a thickness of approximately 300 Angstroms.

62. The CMOS imager of claim 54, wherein the transparent conductive layer is a layer of material selected from the group consisting of indium tin oxide, indium oxide, and tin oxide.

63. The CMOS imager of claim 62, wherein the transparent conductive layer has a thickness within the range of 100 to 3000 Angstroms.

64. An array of pixel sensor cells comprising:

a doped layer formed in a substrate;
a plurality of pixel sensor cells formed in said doped layer, wherein each pixel sensor cell has a photogate comprising a silicon layer of a thickness within the range of 50 to 800 Angstroms and a transparent conductive layer on the silicon layer.

65. The array of claim 64, wherein the silicon layer is a layer of doped polysilicon.

66. The array of claim 64, wherein the silicon layer has a thickness of approximately 300 Angstroms.

67. The array of claim 64, wherein the transparent conductive layer is a layer of indium tin oxide.

68. The array of claim 64, wherein the transparent conductive layer is a layer of indium oxide.

69. The array of claim 64, wherein the transparent conductive layer is a layer of tin oxide.

70. An imaging system for generating output signals based on an image focused on the imaging system, comprising:

a plurality of pixel cells arranged into an array of rows and columns, each pixel cell being operable to generate a voltage at a diffusion node corresponding to detected light intensity by the cell, wherein each pixel cell has a photogate comprising a transparent conductive layer of a thickness within the range of 50 to 3000 Angstroms;
a row decoder having a plurality of control lines connected to the cell array, each control line being connected to the cells in a respective row, wherein the row decoder is operable to activate the cells in a row; and
a plurality of output circuits each including a respective output transistor, each output circuit being connected to a respective cell of said array, each circuit being operable to store voltage signals received from a respective cell and to provide a cell output signal.

71. The imaging system of claim 70, wherein the transparent conductive layer is a layer of doped polysilicon.

72. The imaging system of claim 71, further comprising a transparent oxide layer on the doped polysilicon layer.

73. The imaging system of claim 72, wherein the doped polysilicon layer has a thickness within the range of 50 to 800 Angstroms.

74. The imaging system of claim 72, wherein the transparent oxide layer has a thickness within the range of 100 to 3000 Angstroms.

75. The imaging system of claim 72, wherein the transparent oxide layer is a layer of oxide selected from the group consisting of indium tin oxide, indium oxide, and tin oxide.

76. The imaging system of claim 70, wherein the transparent conductive layer is a layer of material selected from the group consisting of indium tin oxide, indium oxide, and tin oxide.

77. An integrated circuit imager comprising:

an array of pixel sensor cells formed in a substrate, wherein each pixel sensor cell has a photogate comprising a silicon layer of a thickness within the range of 50 to 1500 Angstroms;
signal processing circuitry formed in said substrate and electrically connected to the array for receiving and processing signals representing an image output by the array and for providing output data representing said image; and
a processor for receiving and processing data representing said image.

78. An integrated circuit imager comprising:

a CMOS imager, said CMOS imager comprising an array of pixel sensor cells formed in a doped layer on a substrate, wherein each pixel sensor cell has a photogate over a respective first doped region, said photogate comprising a silicon layer of a thickness within the range of 50 to 1500 Angstroms, each of said cells having a respective second doped region for receiving and outputting image charge received from said first doped region, and signal processing circuitry formed in said substrate and electrically connected to the array for receiving and processing signals representing an image output by the array and for providing output data representing said image; and
a processor for receiving and processing data representing said image.

79. A method of forming a photogate for use in an imaging device, said method comprising the steps of:

forming a doped layer in a substrate;
forming a doped region in said doped layer; and
forming a transparent gate on at least a portion of the doped region, wherein the transparent gate has a thickness within the range of 50 to 3000 Angstroms.

80. The method of claim 79, wherein the doped layer forming step further comprises ion implantation of at least one dopant into the substrate.

81. The method of claim 79, wherein the doped region forming step further comprises ion implantation of at least one dopant into the substrate.

82. The method of claim 79, wherein the doped layer is doped to a first conductivity type, and the doped region is doped to a second conductivity type.

83. The method of claim 82, wherein the first conductivity type is p-type, and the second conductivity type is n-type.

84. The method of claim 79, wherein the transparent gate is formed by chemical vapor deposition.

85. The method of claim 79, wherein the transparent gate is formed by sputtering.

86. The method of claim 79, further comprising doping the transparent gate.

87. The method of claim 86, wherein the transparent gate is polysilicon.

88. The method of claim 87, wherein the transparent gate has a thickness within the range of 50 to 1500 Angstroms.

89. The method of claim 87, wherein the transparent gate has a thickness of approximately 300 Angstroms.

90. The method of claim 79, further comprising forming a gate oxide layer on the doped region prior to forming the transparent gate.

91. The method of claim 79, wherein the transparent gate has a thickness within the range of 100 to 3000 Angstroms.

92. The method of claim 91, wherein the transparent gate is indium tin oxide.

93. The method of claim 91, wherein the transparent gate is indium oxide.

94. The method of claim 91, wherein the transparent gate is tin oxide.

95. The method of claim 91, further comprising annealing the transparent gate after its formation.

96. The method of claim 95, wherein said annealing step is performed at a temperature within the range of 200 to 800 degrees Celsius.

97. The method of claim 95, wherein said annealing step is performed in an oxygen-containing ambient.

98. A method of forming a photogate for use in an imaging device, said method comprising the steps of:

forming a doped layer in a substrate;
forming a doped region in said doped layer;
forming a polysilicon gate on at least a portion of the doped region, wherein the polysilicon gate has a thickness within the range of 50 to 800 Angstroms; and
forming a transparent conductive layer on the polysilicon gate.

99. The method of claim 98, wherein the step of forming a transparent conductive layer comprises forming the transparent conductive layer using chemical vapor deposition.

100. The method of claim 98, wherein the step of forming a transparent conductive layer comprises forming the transparent conductive layer using sputtering.

101. The method of claim 98, further comprising annealing the transparent conductive layer after its formation.

102. The method of claim 101, wherein said annealing step is performed at a temperature within the range of 200 to 800 degrees Celsius.

103. The method of claim 101, wherein said annealing step is performed in an oxygen-containing ambient.

104. The method of claim 98, wherein the transparent conductive layer is a layer of indium tin oxide.

105. The method of claim 98, wherein the transparent conductive layer is a layer of indium oxide.

106. The method of claim 98, wherein the transparent conductive layer is a layer of tin oxide.

107. The method of claim 98, wherein the doped layer is doped to a first conductivity type, and the doped region is doped to a second conductivity type.

108. The method of claim 107, wherein the first conductivity type is p-type, and the second conductivity type is n-type.

109. The method of claim 107, wherein the first conductivity type is n-type, and the second conductivity type is p-type.

Patent History
Publication number: 20020109164
Type: Application
Filed: Apr 8, 2002
Publication Date: Aug 15, 2002
Inventor: Howard E. Rhodes (Boise, ID)
Application Number: 10117275
Classifications
Current U.S. Class: Imaging Array (257/291)
International Classification: H01L031/113; H01L031/062;