Bit line contact structure and fabrication method thereof
A bit line contact structure and fabrication method thereof. The method includes providing a substrate having a transistor, with a gate electrode, drain region, and source region, on the substrate, blanketly forming a first dielectric layer on the transistor using spin coating, and patterning the first dielectric layer, forming a via exposing the drain region.
1. Field of the Invention
The present invention relates to a bit line contact structure and fabrication method thereof, and more specifically to a bit line contact structure using a spin-coating material as a pre-metal dielectric layer.
2. Description of the Related Art
As the integrity of integrated circuits increases, the size of semiconductor device is reduced. A dynamic random access memory (DRAM) device, for example, has a design rule for 64 MB DRAM of 0.3 μm or less, with design rule of 128 MB and 256 MB as low as 0.2 μm or less.
In a bit line contact structure, for example, when the line width is reduced to approximately 0.11 μm, the width of a drain region exposed by a bit line contact via is also reduced. When forming a conductive layer as bit line contact (CB) in the bit line contact via, either CB opening or word line-bit line shorts occur frequently, resulting in device failure, negatively affecting the yield and cost of the process.
Further, a conventional bit line contact structure uses boro-phosphosilicate glass (BPSG) as a pre-metal dielectric (PMD) layer even when the line width is reduced to approximately 0.11 μm, because BPSG has good hole-filling capability. However, when the line width is further reduced to about 0.070 μm to 0.090 μm, the width of the drain region exposed by the bit line contact via is also reduced to approximately 0.040 μm or less. The hole-filling capability of BPSG is insufficient to prevent voids in BPSG used as the PMD layer, further negatively affecting the yield and cost of the process.
Top views of
In
In
In
In
In
In
In
In
Thus, in
As mentioned above, width of the conventional exposed drain region 132 is approximately 0.040 μm or less, resulting in via 142 being extremely deep relative to the thickness of dielectric layer 140, about 0.3 μm to about 1.0 μm. The etching reaction during formation of via 142 slows as dielectric layer 140 at the bottom of via 142 is etched, resulting in the remaining dielectric layer 140 not being etched completely, at the bottom of via 142, thereby failing to expose drain region 132.
In order to completely remove the dielectric 140 from the bottom of via 142, over-etching is performed on dielectric 140, exposing drain region 132 as shown in
In
In
Thus, objects of the present invention are to provide a bit line contact structure and fabrication method thereof, avoiding bit line-bit line short, CB opening, and word line-bit line short in the process in order to improve process yield and decrease costs.
In order to achieve the described objects, the present invention provides a bit line contact structure comprising a substrate and dielectric layer. The substrate has a transistor thereon, further comprising a gate electrode, drain region, and source region. The dielectric layer, of spin-coating material, is formed blanketly on the transistor. The dielectric layer further has an opening exposing the drain region.
The present invention further provides a method of fabricating a bit line contact structure. First, a substrate is provided, having a transistor comprising a gate electrode, drain region, and source region. Then, a dielectric layer is formed blanketly on the transistor using spin coating. Finally, the dielectric layer is patterned, forming a via exposing the drain region.
BRIEF DESCRIPTION OF THE DRAWINGSThe present invention can be more fully understood by reading the subsequent detailed description in conjunction with the examples and references made to the accompanying drawings, wherein:
The following embodiment is intended to illustrate the invention more fully without limiting the scope of the claims, since numerous modifications and variations will be apparent to those skilled in this art.
In
In
In
The barrier layer 240 and dielectric layer 240c of this preferred embodiment can assist patterning dielectric layer 240a in subsequent steps shown in
In
In
In
In
In
In
In
In
In
Thus, the results show efficacy of the inventive structure and method in using a spin-coating material such as polyimide, polysilsequioxane, fluorinated polyimide, or other materials as PMD layer, avoiding bit line-bit line short, CB opening and word line-bit line short, as in the known art, thereby improving process yield and decreasing costs, achieving the objects of the present invention.
Although the present invention has been particularly shown and described with reference to the preferred specific embodiments and examples, it is anticipated that alterations and modifications thereof will no doubt become apparent to those skilled in the art. It is therefore intended that the following claims be interpreted as covering all such alteration and modifications as fall within the true spirit and scope of the present invention.
Claims
1. A bit line contact structure, comprising:
- a substrate having a transistor thereon, the transistor having a gate electrode, drain region, and source region;
- a composite dielectric layer, sequentially having a first dielectric layer, barrier layer, and second dielectric layer, blanketly formed on the transistor, the first dielectric layer comprising a spin-coating material, the composite dielectric layer having an opening exposing the drain region; and
- a conductive layer in the opening.
2. The structure as claimed in claim 1, wherein the first dielectric layer comprises polyimide, polysilsequioxane, or fluorinated polyimide.
3. The structure as claimed in claim 1, wherein the first dielectric layer is about 3000 Å to 4000 Å thick.
4. The structure as claimed in claim 1, wherein the barrier layer is SiN.
5. The structure as claimed in claim 1, wherein the barrier layer is about 100 Å to 300 Å thick.
6. The structure as claimed in claim 1, wherein the second dielectric layer comprises an oxide layer.
7. The structure as claimed in claim 1, wherein the second dielectric layer is about 1000 Å to 3000 Å thick.
8. The structure as claimed in claim 1, wherein the conductive layer is doped polycrystalline silicon, tungsten, aluminum, or copper.
9. The structure as claimed in claim 1, wherein the first conductive layer is about 2000 Å to 4000 Å thick.
10. A method of fabricating a bit line contact structure, comprising:
- providing a substrate having a transistor thereon, the transistor having a gate electrode, drain region, and source region;
- blanketly forming a first dielectric layer on the transistor using spin coating;
- conformally forming a barrier layer covering the first dielectric layer;
- blanketly forming a second dielectric layer on the barrier layer;
- planarizing the barrier layer;
- forming a patterned resist layer on the second dielectric layer;
- etching the second dielectric layer using the patterned resist layer as an etching mask, forming an opening exposing the barrier layer;
- removing the patterned resist layer;
- removing the barrier layer in the opening;
- etching the first dielectric layer using the second dielectric layer as an etching mask, forming a via; and
- filling the via with a conductive layer.
11. The method as claimed in claim 10, further comprising removing the patterned resist layer using ashing.
12. The method as claimed in claim 10, wherein the first dielectric layer comprises polyimide, polysilsequioxane, or fluorinated polyimide.
13. The method as claimed in claim 10, wherein the first dielectric layer is about 3000 Å to 4000 Å thick.
14. The method as claimed in claim 10, wherein the conductive layer is doped polycrystalline silicon.
15. The method as claimed in claim 10, wherein the conductive layer is tungsten, aluminum, or copper.
16. The method as claimed in claim 10, wherein the conductive layer is about 2000 Å to 4000 Å thick.
17. The method as claimed in claim 10, wherein the barrier layer is SiN.
18. The method as claimed in claim 10, wherein the barrier layer is about 100 Å to 300 Å thick.
19. The method as claimed in claim 10, wherein the second dielectric layer comprises an oxide layer formed by a precursor having at least tetra ethoxysilane (TEOS).
20. The method as claimed in claim 10, wherein the second dielectric layer is initially about 3000 Å to 6000 Å thick.
21. The method as claimed in claim 10, wherein planarizing the second dielectric layer uses chemical mechanical polishing (CMP), leaving the second dielectric layer about 1000 Å to 3000 Å thick.
22. The method as claimed in claim 10, wherein etch selectivity of the first dielectric layer with respect to the gate electrode is reaching approximately 30 or greater.
23. The method as claimed in claim 10, wherein the gate electrode further comprises a spacer overlying a sidewall thereof.
24. The method as claimed in claim 10, wherein the spacer is SiN.
Type: Application
Filed: Jan 21, 2004
Publication Date: Jan 13, 2005
Inventor: Meng-Hung Chen (Taoyuan)
Application Number: 10/761,702