Method of fabricating flash memory device using sidewall process

-

A method of fabricating a flash memory device includes depositing and etching an insulating layer on a substrate having STI structures, depositing a first polysilicon layer over the insulating layer and the substrate, etching the first polysilicon layer to form floating gates and removing the insulating layer. The method also includes forming a first photoresist pattern, performing a first ion implantation using the first photoresist pattern to form first source/drain regions in the substrate and adjacent to the floating gate, removing the first photoresist pattern, depositing an ONO layer on the resulting structure, depositing a second polysilicon layer over the ONO layer, and etching the second polysilicon layer to form a control gate and at least one select gate. The method concludes by forming a second photoresist pattern and performing a second ion implantation using the second photoresist pattern to form second source/drain regions in the substrate and adjacent to the select gate.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
RELATED ART

This application is based on and claims benefit of priority to Korean Patent Application No. 10-2003-0054837, filed on Aug. 8, 2003, the entire contents of which are incorporated herein by reference.

BACKGROUND OF THE INVENTION

1. Field of the Invention

The present invention relates to a method for manufacturing a semiconductor device and, more particularly, to a method of fabricating a floating gate of a flash memory cell using a sidewall process.

2. Background of the Related Art

Generally, a flash memory cell having an EEPROM (electrically erasable programmable read-only memory) tunnel oxide structure comprises a floating gate which is formed over an active area of a semiconductor substrate and is electrically isolated from the semiconductor substrate by a gate oxide layer, where the substrate has device isolation structures formed thereon, a control gate which is formed over the floating gate and is electrically isolated from the floating gate by a dielectric layer, and a source/drain region which is formed at both sides of the floating gate on the semiconductor substrate. The device isolation structure is made by a shallow trench isolation (STI) process or LOCOS (local oxidation of silicon) process.

Conventional technology forms a nitride capping layer as a hard mask by using bottom, anti-reflective coating and then performs a polysilicon etching process to fabricate a floating gate because of a difference in height between a field region and a moat region and bad reflection characteristics of a polysilicon layer. The technology has difficulty in controlling a critical dimension (CD), and causes excessive polysilicon loss while etching the nitride capping layer. Moreover, the excessive polysilicon loss may cause a bad profile and a moat pit in a later polysilicon etching process.

FIG. 1 illustrates, in a cross-sectional view, the structure of a flash memory device according to the conventional technology. As shown in FIG. 1, the conventional flash memory device comprises at least one floating gate 1 formed over a substrate, a control gate 2 covering the floating gate 1, and select gates 3, which are positioned on both sides of the control gate 2. One control gate operates two transistors, which increases the size of a cell device.

U.S. Pat. No. 6,605,506 to Wu discloses a method of fabricating a scalable stacked-gate flash memory device and its high-density memory arrays. The method uses four different spacer techniques to fabricate a scalable stacked-gate flash memory device. The first spacer technique is used to form buffer-oxide spacers. The second spacer technique is used to highly adjust the coupling ratio of the self-aligned floating gate using an STI structure. The third spacer is used to define the gate length of a scalable stacked-gate structure. The fourth spacer technique is used to form the sidewall spacers for self-aligned source/drain implant, self-aligned source/drain or common buried-source silicidation, and self-aligned contacts.

U.S. Pat. No. 6,501,125 to Kobayashi describes a method of manufacturing a semiconductor device which can solve the problem that a memory cell size determines a write/erase speed of memory cell transistors and can increase the write/erase speed without the reduction in the reliability of an insulating film between a control gate and a second-layer floating gate.

U.S. Pat. No. 6,261,903 to Chang et al. provides a integrated circuit device having a flash memory cell. In Chang et al., the flash memory cell has a tunnel dielectric layer overlying a surface of a semiconductor substrate and a floating gate layer defined overlying the tunnel dielectric layer. The gate layer has an edge and a sidewall spacer extends along and on the edge. The combination of the sidewall spacer and the gate layer provide a surface for increasing gate coupling ratio.

U.S. Pat. No. 5,702,965 to Kim discloses a split-gate type flash memory cell with an insulation spacer of ONO (oxide-nitride-oxide) or ON (oxide-nitride) structure formed at the sidewalls of the floating gate. The cell is said to improve program and erasure capabilities of the cell by preventing reduction of the coupling ratio and leakage of electrons through the floating gate and the control gate.

SUMMARY OF THE INVENTION

Accordingly, the present invention provides a method of fabricating a flash memory, comprising the steps of depositing and etching an insulating layer on a substrate having STI structures, depositing a first polysilicon layer over the insulating layer and the substrate, etching the first polysilicon layer to form floating gates, removing the insulating layer, forming a first photoresist pattern, performing a first ion implantation using the first photoresist pattern to form first source/drain regions in the substrate and adjacent to the floating gate, removing the first photoresist pattern, depositing an ONO layer on the resulting structure, depositing a second polysilicon layer over the ONO layer, etching the second polysilicon layer to form a control gate and at least one select gate, forming a second photoresist pattern, and performing a second ion implantation using the second photoresist pattern to form second source/drain regions in the substrate and adjacent to the select gate.

Both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.

BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiments of the invention and, together with the description, explain the principle of the invention. In the drawings:

FIG. 1 illustrates, in a cross-sectional view, the structure of a conventional flash memory cell;

FIG. 2 illustrates a cross-sectional view of a step of the process of fabricating a flash memory cell according to the present invention;

FIG. 3 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention;

FIG. 4 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention;

FIG. 5 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention;

FIG. 6 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention;

FIG. 7 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention;

FIG. 8 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention;

FIG. 9 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention; and

FIG. 10 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention.

DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings.

FIG. 2 shows a cross-sectional view of a step of the process of fabricating a flash memory cell according to the present invention. In FIG. 2, a gate oxide layer 10 is deposited over a substrate, where the substrate includes one or more shallow trench isolations (STIs, not shown) formed therein. An insulating layer 11 is deposited over the gate oxide layer 10. Then, some part of the insulating layer 11 is removed to form one or more trenches (only one trench is shown) therein so that a predetermined portion of the gate oxide layer 10 can be exposed. The thickness of the insulating layer 11 is between 2000 Å and 3000 Å, preferably 2500 Å.

FIG. 3 shows a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 3, a polysilicon layer 12 to make at least one floating gate is deposited over the insulating layer and in the trench. Here, the thickness of the deposited polysilicon layer 12 is between 4000 Å and 6000 Å, preferably 5000 Å.

FIG. 4 shows a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 4, the polysilicon layer 12 is etched without a mask to form polysilicon sidewalls 14 on the side surfaces of the insulating layer 11. Polysilicon sidewalls 14 serve as floating gates. When the polysilicon layer is etched without a mask, some polysilicon in the trench still remains on the side surfaces of the insulating layer 11 after the polysilicon over the insulating layer is completely removed due to the topology difference of the deposited polysilicon layer. Therefore, the polysilicon sidewalls are formed on the side surfaces of the trench.

FIG. 5 shows a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 5, the insulating layer is removed to leave only the polysilicon sidewalls 14. The polysilicon sidewalls 14 are used as floating gates in the later process.

FIG. 6 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 6, a first photoresist pattern 15 is formed over the resulting substrate. A first ion implantation 16 is then performed using the first photoresist pattern 15 as a mask to form source/drain regions 17 in the substrate and adjacent to the floating gates 14. Next, the first photoresist pattern 15 is removed.

FIG. 7 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 7, an oxide-nitride-oxide (ONO) layer 18 is formed on the floating gates and the substrate. The ONO layer 18 consists of a first oxide layer (not shown), a nitride layer (not shown), and a second oxide layer (not shown). The thickness of the first oxide layer is between 50 Å and 100 Å, preferably 80 Å. The thickness of the nitride layer is between 50 Å and 100 Å, preferably 80 Å. The thickness of second oxide layer is between 300 Å and 400 Å, preferably 350 Å.

FIG. 8 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 8, a second polysilicon layer is deposited over the ONO layer 18. The thickness of the deposited second polysilicon layer is between 1500 Å and 2500 Å, preferably 2000 Å. The second polysilicon layer is etched by using a predetermined mask pattern to form a control gate 19 and at least one select gate 20.

FIG. 9 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 9, a second photoresist pattern 21 is formed over the resulting substrate. A second ion implantation 23 is performed using the second photoresist pattern 21 as a mask to form source/drain regions 22 in the substrate and adjacent to the select gate.

FIG. 10 illustrates a cross-sectional view of a subsequent step of the process of fabricating a flash memory cell according to the present invention. In FIG. 10, the second photoresist pattern 21 is removed and a flash memory device is completed.

The disclosed method can reduce the unit production cost because it does not need to use a nitride capping layer as a hard mask and can omit pattern processes by forming floating gates using a sidewall process. In addition, this method can easily control the CD because it does not use the nitride capping layer as a hard mask for etching the floating gate, and prevents the formation of a moat pit while etching the floating gate. Moreover, the disclosed method can reduce the size of a flash memory device because it makes the floating gate using the sidewall process.

The foregoing embodiments are merely exemplary and are not to be construed as limiting the present invention. The present teachings can be readily applied to other types of apparatuses. The description of the present invention is intended to be illustrative, and not to limit the scope of the claims. Many alternatives, modifications, and variations will be apparent to those skilled in the art.

Claims

1 A method for fabricating a flash memory device using a sidewall process comprising:

depositing and etching an insulating layer on a substrate having shallow trench isolation (STI) structures formed therein;
depositing a first polysilicon layer over the insulating layer and the substrate;
etching the first polysilicon layer to form floating gates;
removing the insulating layer;
forming a first photoresist pattern;
performing a first ion implantation using the first photoresist pattern to form first source/drain regions in the substrate and adjacent to the floating gate;
removing the first photoresist pattern;
depositing an oxide-nitride-oxide (ONO) layer on the resulting structure;
depositing a second polysilicon layer over the ONO layer;
etching the second polysilicon layer to form a control gate and at least one select gate;
forming a second photoresist pattern; and
performing a second ion implantation using the second photoresist pattern to form second source/drain regions in the substrate and adjacent to the select gate.

2. The method as defined by claim 1, wherein the insulating layer has a thickness between 2000 Å and 3000 Å.

3. The method as defined by claim 1, wherein the insulating layer is etched to form at least a trench therein, and the first polysilicon layer is etched to form polysilicon sidewalls serving as the floating gates on side surfaces of the trench.

4. The method as defined by claim 1, wherein the first polysilicon layer has a thickness between 4000 Å and 6000 Å.

5. The method as defined by claim 1, wherein the first polysilicon layer is etched without a mask pattern to form the floating gates.

6. The method as defined by claim 1, wherein the insulating layer is removed by means of wet-etching after the formation of the floating gates.

7. The method as defined by claim 1, wherein the first ion implantation is performed after the floating gates are formed.

8. The method as defined by claim 1, wherein the ONO layer comprises a first oxide layer with a thickness between 50 Å and 100 Å, a nitride layer with a thickness between 50 Å and 100 Å, and a second oxide layer with a thickness between 300 Å and 400 Å.

9. The method as defined by claim 1, wherein the second polysilicon layer has a thickness between 1500 Å and 2500 Å.

10. The method as defined by claim 1, wherein the control gate and the select gate are simultaneously formed during the etching of the second polysilicon layer.

11. A flash memory comprising the floating gate fabricated by the method of claim 1.

Patent History
Publication number: 20050029580
Type: Application
Filed: Aug 9, 2004
Publication Date: Feb 10, 2005
Applicant:
Inventor: Jae Kim (Seoul)
Application Number: 10/913,474
Classifications
Current U.S. Class: 257/324.000; 438/216.000; 438/261.000; 438/591.000